uboot-mediatek: several fixes for MT7622
[openwrt/openwrt.git] / package / boot / uboot-mediatek / patches / 410-add-linksys-e8450.patch
1 --- /dev/null
2 +++ b/configs/mt7622_linksys_e8450_defconfig
3 @@ -0,0 +1,135 @@
4 +CONFIG_ARM=y
5 +CONFIG_POSITION_INDEPENDENT=y
6 +CONFIG_ARCH_MEDIATEK=y
7 +CONFIG_TARGET_MT7622=y
8 +CONFIG_SYS_TEXT_BASE=0x41e00000
9 +CONFIG_SYS_MALLOC_F_LEN=0x4000
10 +CONFIG_USE_DEFAULT_ENV_FILE=y
11 +CONFIG_BOARD_LATE_INIT=y
12 +CONFIG_BOOTP_SEND_HOSTNAME=y
13 +CONFIG_DEFAULT_ENV_FILE="linksys_e8450_env"
14 +CONFIG_NR_DRAM_BANKS=1
15 +CONFIG_DEBUG_UART_BASE=0x11002000
16 +CONFIG_DEBUG_UART_CLOCK=25000000
17 +CONFIG_DEFAULT_DEVICE_TREE="mt7622-linksys-e8450-ubi"
18 +CONFIG_DEBUG_UART=y
19 +CONFIG_MTDPARTS_DEFAULT="mtdparts=spi-nand0:512k(bl2),1280k(fip),1024k(factory),256k(reserved),-(ubi)"
20 +CONFIG_SMBIOS_PRODUCT_NAME=""
21 +CONFIG_AUTOBOOT_KEYED=y
22 +CONFIG_BOOTDELAY=30
23 +CONFIG_AUTOBOOT_MENU_SHOW=y
24 +CONFIG_CFB_CONSOLE_ANSI=y
25 +CONFIG_BUTTON=y
26 +CONFIG_BUTTON_GPIO=y
27 +CONFIG_GPIO_HOG=y
28 +CONFIG_CMD_ENV_FLAGS=y
29 +CONFIG_FIT=y
30 +CONFIG_FIT_ENABLE_SHA256_SUPPORT=y
31 +CONFIG_LED=y
32 +CONFIG_LED_BLINK=y
33 +CONFIG_LED_GPIO=y
34 +CONFIG_LOGLEVEL=7
35 +CONFIG_LOG=y
36 +CONFIG_DEFAULT_FDT_FILE="mt7622-linksys-e8450"
37 +CONFIG_SYS_PROMPT="MT7622> "
38 +CONFIG_CMD_BOOTMENU=y
39 +CONFIG_CMD_BOOTP=y
40 +CONFIG_CMD_BUTTON=y
41 +CONFIG_CMD_CDP=y
42 +CONFIG_CMD_DHCP=y
43 +CONFIG_CMD_DNS=y
44 +CONFIG_CMD_ECHO=y
45 +CONFIG_CMD_ENV_READMEM=y
46 +CONFIG_CMD_ERASEENV=y
47 +CONFIG_CMD_EXT4=y
48 +CONFIG_CMD_FAT=y
49 +CONFIG_CMD_FS_GENERIC=y
50 +CONFIG_CMD_FS_UUID=y
51 +CONFIG_CMD_GPIO=y
52 +CONFIG_CMD_GPT=y
53 +CONFIG_CMD_HASH=y
54 +CONFIG_CMD_ITEST=y
55 +CONFIG_CMD_LED=y
56 +CONFIG_CMD_LICENSE=y
57 +CONFIG_CMD_LINK_LOCAL=y
58 +# CONFIG_CMD_MBR is not set
59 +CONFIG_CMD_MTD=y
60 +CONFIG_CMD_MTDPART=y
61 +CONFIG_CMD_PCI=y
62 +CONFIG_CMD_SF_TEST=y
63 +CONFIG_CMD_PING=y
64 +CONFIG_CMD_PXE=y
65 +CONFIG_CMD_SMC=y
66 +CONFIG_CMD_TFTPBOOT=y
67 +CONFIG_CMD_TFTPSRV=y
68 +CONFIG_CMD_UBI=y
69 +CONFIG_CMD_UBI_RENAME=y
70 +CONFIG_CMD_UBIFS=y
71 +CONFIG_CMD_ASKENV=y
72 +CONFIG_CMD_PART=y
73 +CONFIG_CMD_PSTORE=y
74 +CONFIG_CMD_PSTORE_MEM_ADDR=0x42ff0000
75 +CONFIG_CMD_RARP=y
76 +CONFIG_CMD_SETEXPR=y
77 +CONFIG_CMD_SLEEP=y
78 +CONFIG_CMD_SNTP=y
79 +CONFIG_CMD_SOURCE=y
80 +CONFIG_CMD_USB=y
81 +CONFIG_CMD_UUID=y
82 +CONFIG_DISPLAY_CPUINFO=y
83 +CONFIG_DM_REGULATOR=y
84 +CONFIG_DM_REGULATOR_FIXED=y
85 +CONFIG_DM_REGULATOR_GPIO=y
86 +CONFIG_DM_USB=y
87 +CONFIG_HUSH_PARSER=y
88 +CONFIG_SYS_REDUNDAND_ENVIRONMENT=y
89 +CONFIG_SYS_RELOC_GD_ENV_ADDR=y
90 +CONFIG_ENV_IS_IN_UBI=y
91 +CONFIG_ENV_UBI_PART="ubi"
92 +CONFIG_ENV_UBI_VOLUME="ubootenv"
93 +CONFIG_ENV_UBI_VOLUME_REDUND="ubootenv2"
94 +CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG=y
95 +CONFIG_VERSION_VARIABLE=y
96 +CONFIG_PARTITION_UUIDS=y
97 +CONFIG_NETCONSOLE=y
98 +CONFIG_REGMAP=y
99 +CONFIG_SYSCON=y
100 +CONFIG_CLK=y
101 +CONFIG_DM_MTD=y
102 +CONFIG_DM_GPIO=y
103 +CONFIG_PHY=y
104 +CONFIG_PHY_MTK_TPHY=y
105 +CONFIG_PHY_FIXED=y
106 +CONFIG_DM_ETH=y
107 +CONFIG_MEDIATEK_ETH=y
108 +CONFIG_PCI=y
109 +CONFIG_MTD=y
110 +CONFIG_MTD_UBI_FASTMAP=y
111 +CONFIG_DM_PCI=y
112 +CONFIG_PCIE_MEDIATEK=y
113 +CONFIG_PINCTRL=y
114 +CONFIG_PINCONF=y
115 +CONFIG_PINCTRL_MT7622=y
116 +CONFIG_POWER_DOMAIN=y
117 +CONFIG_PRE_CONSOLE_BUFFER=y
118 +CONFIG_PRE_CON_BUF_ADDR=0x4007EF00
119 +CONFIG_MTK_POWER_DOMAIN=y
120 +CONFIG_RAM=y
121 +CONFIG_DM_SERIAL=y
122 +CONFIG_MTK_SERIAL=y
123 +CONFIG_SPI=y
124 +CONFIG_DM_SPI=y
125 +CONFIG_MTK_SPI_NAND=y
126 +CONFIG_MTK_SPI_NAND_MTD=y
127 +CONFIG_SYSRESET_WATCHDOG=y
128 +CONFIG_WDT_MTK=y
129 +CONFIG_LZO=y
130 +CONFIG_ZSTD=y
131 +CONFIG_HEXDUMP=y
132 +CONFIG_RANDOM_UUID=y
133 +CONFIG_REGEX=y
134 +CONFIG_USB=y
135 +CONFIG_USB_HOST=y
136 +CONFIG_USB_XHCI_HCD=y
137 +CONFIG_USB_XHCI_MTK=y
138 +CONFIG_USB_STORAGE=y
139 --- /dev/null
140 +++ b/arch/arm/dts/mt7622-linksys-e8450-ubi.dts
141 @@ -0,0 +1,195 @@
142 +// SPDX-License-Identifier: GPL-2.0
143 +/*
144 + * Copyright (c) 2019 MediaTek Inc.
145 + * Author: Sam Shih <sam.shih@mediatek.com>
146 + */
147 +
148 +/dts-v1/;
149 +#include "mt7622.dtsi"
150 +#include "mt7622-u-boot.dtsi"
151 +
152 +/ {
153 + #address-cells = <1>;
154 + #size-cells = <1>;
155 + model = "mt7622-linksys-e8450-ubi";
156 + compatible = "mediatek,mt7622", "linksys,e8450-ubi";
157 + chosen {
158 + stdout-path = &uart0;
159 + tick-timer = &timer0;
160 + };
161 +
162 + aliases {
163 + spi0 = &snand;
164 + };
165 +
166 + gpio-keys {
167 + compatible = "gpio-keys";
168 +
169 + factory {
170 + label = "reset";
171 + gpios = <&gpio 0 GPIO_ACTIVE_LOW>;
172 + };
173 +
174 + wps {
175 + label = "wps";
176 + gpios = <&gpio 102 GPIO_ACTIVE_LOW>;
177 + };
178 + };
179 +
180 + gpio-leds {
181 + compatible = "gpio-leds";
182 +
183 + led_power: power_blue {
184 + label = "power:blue";
185 + gpios = <&gpio 95 GPIO_ACTIVE_LOW>;
186 + default-state = "on";
187 + };
188 +
189 + power_orange {
190 + label = "power:orange";
191 + gpios = <&gpio 96 GPIO_ACTIVE_LOW>;
192 + default-state = "off";
193 + };
194 +
195 + inet_blue {
196 + label = "inet:blue";
197 + gpios = <&gpio 97 GPIO_ACTIVE_LOW>;
198 + default-state = "off";
199 + };
200 +
201 + inet_orange {
202 + label = "inet:orange";
203 + gpios = <&gpio 98 GPIO_ACTIVE_LOW>;
204 + default-state = "off";
205 + };
206 + };
207 +
208 + memory@40000000 {
209 + device_type = "memory";
210 + reg = <0x40000000 0x20000000>;
211 + };
212 +
213 + reg_1p8v: regulator-1p8v {
214 + compatible = "regulator-fixed";
215 + regulator-name = "fixed-1.8V";
216 + regulator-min-microvolt = <1800000>;
217 + regulator-max-microvolt = <1800000>;
218 + regulator-boot-on;
219 + regulator-always-on;
220 + };
221 +
222 + reg_3p3v: regulator-3p3v {
223 + compatible = "regulator-fixed";
224 + regulator-name = "fixed-3.3V";
225 + regulator-min-microvolt = <3300000>;
226 + regulator-max-microvolt = <3300000>;
227 + regulator-boot-on;
228 + regulator-always-on;
229 + };
230 +
231 + reg_5v: regulator-5v {
232 + compatible = "regulator-fixed";
233 + regulator-name = "fixed-5V";
234 + regulator-min-microvolt = <5000000>;
235 + regulator-max-microvolt = <5000000>;
236 + regulator-boot-on;
237 + regulator-always-on;
238 + };
239 +};
240 +
241 +&pcie {
242 + pinctrl-names = "default";
243 + pinctrl-0 = <&pcie0_pins>, <&pcie1_pins>;
244 + status = "okay";
245 +
246 + pcie@0,0 {
247 + status = "okay";
248 + };
249 +
250 + pcie@1,0 {
251 + status = "okay";
252 + };
253 +};
254 +
255 +&pinctrl {
256 + pcie0_pins: pcie0-pins {
257 + mux {
258 + function = "pcie";
259 + groups = "pcie0_pad_perst",
260 + "pcie0_1_waken",
261 + "pcie0_1_clkreq";
262 + };
263 + };
264 +
265 + pcie1_pins: pcie1-pins {
266 + mux {
267 + function = "pcie";
268 + groups = "pcie1_pad_perst",
269 + "pcie1_0_waken",
270 + "pcie1_0_clkreq";
271 + };
272 + };
273 +
274 + snfi_pins: snfi-pins {
275 + mux {
276 + function = "flash";
277 + groups = "snfi";
278 + };
279 + };
280 +
281 + uart0_pins: uart0 {
282 + mux {
283 + function = "uart";
284 + groups = "uart0_0_tx_rx" ;
285 + };
286 + };
287 +
288 + watchdog_pins: watchdog-default {
289 + mux {
290 + function = "watchdog";
291 + groups = "watchdog";
292 + };
293 + };
294 +};
295 +
296 +&snand {
297 + pinctrl-names = "default";
298 + pinctrl-0 = <&snfi_pins>;
299 + status = "okay";
300 + quad-spi;
301 +};
302 +
303 +&uart0 {
304 + pinctrl-names = "default";
305 + pinctrl-0 = <&uart0_pins>;
306 + status = "okay";
307 +};
308 +
309 +&watchdog {
310 + pinctrl-names = "default";
311 + pinctrl-0 = <&watchdog_pins>;
312 + status = "okay";
313 +};
314 +
315 +&eth {
316 + status = "okay";
317 + mediatek,gmac-id = <0>;
318 + phy-mode = "sgmii";
319 + mediatek,switch = "mt7531";
320 + reset-gpios = <&gpio 54 GPIO_ACTIVE_HIGH>;
321 +
322 + fixed-link {
323 + speed = <1000>;
324 + full-duplex;
325 + };
326 +};
327 +
328 +&ssusb {
329 + vusb33-supply = <&reg_3p3v>;
330 + vbus-supply = <&reg_5v>;
331 + status = "okay";
332 +};
333 +
334 +&u3phy {
335 + status = "okay";
336 +};
337 --- a/arch/arm/dts/Makefile
338 +++ b/arch/arm/dts/Makefile
339 @@ -1007,6 +1007,7 @@ dtb-$(CONFIG_ARCH_MEDIATEK) += \
340 mt7622-rfb.dtb \
341 mt7623a-unielec-u7623-02-emmc.dtb \
342 mt7622-bananapi-bpi-r64.dtb \
343 + mt7622-linksys-e8450-ubi.dtb \
344 mt7623n-bananapi-bpi-r2.dtb \
345 mt7629-rfb.dtb \
346 mt8512-bm1-emmc.dtb \
347 --- /dev/null
348 +++ b/linksys_e8450_env
349 @@ -0,0 +1,57 @@
350 +ethaddr_factory=mtd read spi-nand0 0x40080000 0x220000 0x20000 && env readmem -b ethaddr 0x4009fff4 0x6 ; setenv ethaddr_factory
351 +ipaddr=192.168.1.1
352 +serverip=192.168.1.254
353 +loadaddr=0x48000000
354 +bootcmd=if pstore check ; then run boot_recovery ; else run boot_ubi ; fi
355 +bootconf=config-1
356 +bootdelay=0
357 +bootfile=openwrt-mediatek-mt7622-linksys_e8450-ubi-initramfs-recovery.itb
358 +bootfile_bl2=openwrt-mediatek-mt7622-linksys_e8450-ubi-preloader.bin
359 +bootfile_fip=openwrt-mediatek-mt7622-linksys_e8450-ubi-bl31-uboot.fip
360 +bootfile_upg=openwrt-mediatek-mt7622-linksys_e8450-ubi-squashfs-sysupgrade.itb
361 +bootled_pwr=power:blue
362 +bootled_rec=inet:orange on
363 +bootmenu_confirm_return=askenv - Press ENTER to return to menu ; bootmenu 60
364 +bootmenu_default=0
365 +bootmenu_delay=0
366 +bootmenu_title= \e[0;34m( ( ( \e[1;39mOpenWrt\e[0;34m ) ) )\e[0m
367 +bootmenu_0=Initialize environment.=run _firstboot
368 +bootmenu_0d=Run default boot command.=run boot_default
369 +bootmenu_1=Boot system via TFTP.=run boot_tftp ; run bootmenu_confirm_return
370 +bootmenu_2=Boot production system from flash.=run boot_production ; run bootmenu_confirm_return
371 +bootmenu_3=Boot recovery system from flash.=run boot_recovery ; run bootmenu_confirm_return
372 +bootmenu_4=Load production system via TFTP then write to flash.=setenv noboot 1 ; setenv replacevol 1 ; run boot_tftp_production ; setenv noboot ; setenv replacevol ; run bootmenu_confirm_return
373 +bootmenu_5=Load recovery system via TFTP then write to flash.=setenv noboot 1 ; setenv replacevol 1 ; run boot_tftp_recovery ; setenv noboot ; setenv replacevol ; run bootmenu_confirm_return
374 +bootmenu_6=\e[31mLoad BL31+U-Boot FIP via TFTP then write to flash.\e[0m=run boot_tftp_write_fip ; run bootmenu_confirm_return
375 +bootmenu_7=\e[31mLoad BL2 preloader via TFTP then write to flash.\e[0m=run boot_tftp_write_bl2 ; run bootmenu_confirm_return
376 +bootmenu_8=Reboot.=reset
377 +bootmenu_9=Reset all settings to factory defaults.=run reset_factory ; reset
378 +boot_first=if button reset ; then led $bootled_rec on ; run boot_tftp_recovery ; setenv flag_recover 1 ; run boot_default ; fi ; bootmenu
379 +boot_default=if env exists flag_recover ; then else run bootcmd ; fi ; run boot_recovery ; setenv replacevol 1 ; run boot_tftp_forever
380 +boot_production=led $bootled_pwr on ; run ubi_read_production && bootm $loadaddr#$bootconf ; led $bootled_pwr off
381 +boot_recovery=led $bootled_rec on ; run ubi_read_recovery ; bootm $loadaddr#$bootconf ; ubi remove recovery ; led $bootled_rec off
382 +boot_serial_write_bl2=loadx $loadaddr 115200 && run boot_write_bl2
383 +boot_serial_write_fip=loadx $loadaddr 115200 && run boot_write_fip
384 +boot_tftp=tftpboot $loadaddr $bootfile && bootm $loadaddr#$bootconf
385 +boot_tftp_forever=led $bootled_rec on ; while true ; do run boot_tftp_recovery ; sleep 1 ; done
386 +boot_tftp_production=tftpboot $loadaddr $bootfile_upg && iminfo $loadaddr && ubi part ubi && run ubi_write_production ubi_prepare_rootfs ; if env exists noboot ; then else bootm $loadaddr#$bootconf ; fi
387 +boot_tftp_recovery=tftpboot $loadaddr $bootfile && iminfo $loadaddr && ubi part ubi && run ubi_write_recovery ; if env exists noboot ; then else bootm $loadaddr#$bootconf ; fi
388 +boot_tftp_write_bl2=tftpboot $loadaddr $bootfile_bl2 && run boot_write_bl2
389 +boot_tftp_write_fip=tftpboot $loadaddr $bootfile_fip && run boot_write_fip
390 +boot_ubi=ubi part ubi && run boot_production ; run boot_recovery
391 +boot_write_bl2=mtd erase bl2 && mtd write spi-nand0 $loadaddr 0x0 0x20000 && mtd write spi-nand0 $loadaddr 0x20000 0x20000 && mtd write spi-nand0 $loadaddr 0x40000 0x20000 && mtd write spi-nand0 $loadaddr 0x60000 0x20000
392 +boot_write_fip=mtd erase fip && mtd write fip $loadaddr
393 +check_ubi=ubi part ubi || run ubi_format
394 +reset_factory=ubi part ubi ; ubi write 0x0 ubootenv 0x0 ; ubi write 0x0 ubootenv2 0x0 ; ubi remove rootfs_data
395 +ubi_format=ubi detach ; mtd erase ubi && ubi part ubi ; reset
396 +ubi_prepare_rootfs=if ubi check rootfs_data ; then else if env exists rootfs_data_max ; then ubi create rootfs_data $rootfs_data_max dynamic || ubi create rootfs_data - dynamic ; else ubi create rootfs_data - dynamic ; fi ; fi
397 +ubi_read_production=ubi read $loadaddr fit && iminfo $loadaddr && run ubi_prepare_rootfs
398 +ubi_read_recovery=ubi check recovery && ubi read $loadaddr recovery
399 +ubi_remove_rootfs=ubi check rootfs_data && ubi remove rootfs_data
400 +ubi_write_production=ubi check fit && env exists replacevol && ubi remove fit ; if ubi check fit ; then else run ubi_remove_rootfs ; ubi create fit $filesize dynamic && ubi write $loadaddr fit $filesize ; fi
401 +ubi_write_recovery=ubi check recovery && env exists replacevol && ubi remove recovery ; if ubi check recovery ; then else run ubi_remove_rootfs ; ubi create recovery $filesize dynamic && ubi write $loadaddr recovery $filesize ; fi
402 +_create_env=ubi create ubootenv 0x100000 dynamic ; ubi create ubootenv2 0x100000 dynamic
403 +_init_env=setenv _init_env ; if ubi check ubootenv && ubi check ubootenv2 ; then else run _create_env ; fi ; setenv _create_env ; saveenv || run ubi_format ; saveenv || run ubi_format
404 +_firstboot=setenv _firstboot ; run _switch_to_menu ; run ethaddr_factory ; run check_ubi ; run _init_env ; run boot_first
405 +_switch_to_menu=setenv _switch_to_menu ; setenv bootdelay 3 ; setenv bootmenu_delay 3 ; setenv bootmenu_0 $bootmenu_0d ; setenv bootmenu_0d ; run _bootmenu_update_title
406 +_bootmenu_update_title=setenv _bootmenu_update_title ; setenv bootmenu_title "$bootmenu_title \e[33m$ver\e[0m"