ar71xx: add AR934x specific glue for IRQ initialization
[openwrt/openwrt.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
8 * Parts of this file are based on Atheros 2.6.15 BSP
9 * Parts of this file are based on Atheros 2.6.31 BSP
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published
13 * by the Free Software Foundation.
14 */
15
16 #ifndef __ASM_MACH_AR71XX_H
17 #define __ASM_MACH_AR71XX_H
18
19 #include <linux/types.h>
20 #include <linux/init.h>
21 #include <linux/io.h>
22 #include <linux/bitops.h>
23
24 #ifndef __ASSEMBLER__
25
26 #define AR71XX_PCI_MEM_BASE 0x10000000
27 #define AR71XX_PCI_MEM_SIZE 0x08000000
28 #define AR71XX_APB_BASE 0x18000000
29 #define AR71XX_GE0_BASE 0x19000000
30 #define AR71XX_GE0_SIZE 0x01000000
31 #define AR71XX_GE1_BASE 0x1a000000
32 #define AR71XX_GE1_SIZE 0x01000000
33 #define AR71XX_EHCI_BASE 0x1b000000
34 #define AR71XX_EHCI_SIZE 0x01000000
35 #define AR71XX_OHCI_BASE 0x1c000000
36 #define AR71XX_OHCI_SIZE 0x01000000
37 #define AR7240_OHCI_BASE 0x1b000000
38 #define AR7240_OHCI_SIZE 0x01000000
39 #define AR71XX_SPI_BASE 0x1f000000
40 #define AR71XX_SPI_SIZE 0x01000000
41
42 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
43 #define AR71XX_DDR_CTRL_SIZE 0x10000
44 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
45 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
46 #define AR71XX_UART_SIZE 0x10000
47 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
48 #define AR71XX_USB_CTRL_SIZE 0x10000
49 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
50 #define AR71XX_GPIO_SIZE 0x10000
51 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
52 #define AR71XX_PLL_SIZE 0x10000
53 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
54 #define AR71XX_RESET_SIZE 0x10000
55 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
56 #define AR71XX_MII_SIZE 0x10000
57 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
58 #define AR71XX_SLIC_SIZE 0x10000
59 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
60 #define AR71XX_DMA_SIZE 0x10000
61 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
62 #define AR71XX_STEREO_SIZE 0x10000
63
64 #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000C0000)
65 #define AR724X_PCI_CRP_SIZE 0x100
66
67 #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000F0000)
68 #define AR724X_PCI_CTRL_SIZE 0x100
69
70 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
71 #define AR91XX_WMAC_SIZE 0x30000
72
73 #define AR71XX_MEM_SIZE_MIN 0x0200000
74 #define AR71XX_MEM_SIZE_MAX 0x10000000
75
76 #define AR71XX_CPU_IRQ_BASE 0
77 #define AR71XX_MISC_IRQ_BASE 8
78 #define AR71XX_MISC_IRQ_COUNT 32
79 #define AR71XX_GPIO_IRQ_BASE 40
80 #define AR71XX_GPIO_IRQ_COUNT 32
81 #define AR71XX_PCI_IRQ_BASE 72
82 #define AR71XX_PCI_IRQ_COUNT 8
83
84 #define AR71XX_CPU_IRQ_IP2 (AR71XX_CPU_IRQ_BASE + 2)
85 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
86 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
87 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
88 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
89 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
90
91 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
92 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
93 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
94 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
95 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
96 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
97 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
98 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
99 #define AR71XX_MISC_IRQ_TIMER2 (AR71XX_MISC_IRQ_BASE + 8)
100 #define AR71XX_MISC_IRQ_TIMER3 (AR71XX_MISC_IRQ_BASE + 9)
101 #define AR71XX_MISC_IRQ_TIMER4 (AR71XX_MISC_IRQ_BASE + 10)
102 #define AR71XX_MISC_IRQ_DDR_PERF (AR71XX_MISC_IRQ_BASE + 11)
103 #define AR71XX_MISC_IRQ_ENET_LINK (AR71XX_MISC_IRQ_BASE + 12)
104
105 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
106
107 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
108 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
109 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
110 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 4)
111
112 extern u32 ar71xx_ahb_freq;
113 extern u32 ar71xx_cpu_freq;
114 extern u32 ar71xx_ddr_freq;
115 extern u32 ar934x_ref_freq;
116
117 enum ar71xx_soc_type {
118 AR71XX_SOC_UNKNOWN,
119 AR71XX_SOC_AR7130,
120 AR71XX_SOC_AR7141,
121 AR71XX_SOC_AR7161,
122 AR71XX_SOC_AR7240,
123 AR71XX_SOC_AR7241,
124 AR71XX_SOC_AR7242,
125 AR71XX_SOC_AR9130,
126 AR71XX_SOC_AR9132,
127 AR71XX_SOC_AR9341,
128 AR71XX_SOC_AR9342,
129 AR71XX_SOC_AR9344,
130 };
131
132 extern enum ar71xx_soc_type ar71xx_soc;
133
134 /*
135 * PLL block
136 */
137 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
138 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
139 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
140 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
141
142 #define AR71XX_PLL_DIV_SHIFT 3
143 #define AR71XX_PLL_DIV_MASK 0x1f
144 #define AR71XX_CPU_DIV_SHIFT 16
145 #define AR71XX_CPU_DIV_MASK 0x3
146 #define AR71XX_DDR_DIV_SHIFT 18
147 #define AR71XX_DDR_DIV_MASK 0x3
148 #define AR71XX_AHB_DIV_SHIFT 20
149 #define AR71XX_AHB_DIV_MASK 0x7
150
151 #define AR71XX_ETH0_PLL_SHIFT 17
152 #define AR71XX_ETH1_PLL_SHIFT 19
153
154 #define AR724X_PLL_REG_CPU_CONFIG 0x00
155 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
156
157 #define AR724X_PLL_DIV_SHIFT 0
158 #define AR724X_PLL_DIV_MASK 0x3ff
159 #define AR724X_PLL_REF_DIV_SHIFT 10
160 #define AR724X_PLL_REF_DIV_MASK 0xf
161 #define AR724X_AHB_DIV_SHIFT 19
162 #define AR724X_AHB_DIV_MASK 0x1
163 #define AR724X_DDR_DIV_SHIFT 22
164 #define AR724X_DDR_DIV_MASK 0x3
165
166 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
167 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
168 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
169 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
170
171 #define AR91XX_PLL_DIV_SHIFT 0
172 #define AR91XX_PLL_DIV_MASK 0x3ff
173 #define AR91XX_DDR_DIV_SHIFT 22
174 #define AR91XX_DDR_DIV_MASK 0x3
175 #define AR91XX_AHB_DIV_SHIFT 19
176 #define AR91XX_AHB_DIV_MASK 0x1
177
178 #define AR91XX_ETH0_PLL_SHIFT 20
179 #define AR91XX_ETH1_PLL_SHIFT 22
180
181 #define AR934X_PLL_REG_CPU_CONFIG 0x00
182 #define AR934X_PLL_REG_DDR_CTRL_CLOCK 0x8
183
184 #define AR934X_CPU_PLL_CFG_OUTDIV_MSB 21
185 #define AR934X_CPU_PLL_CFG_OUTDIV_LSB 19
186 #define AR934X_CPU_PLL_CFG_OUTDIV_MASK 0x00380000
187
188 #define AR934X_CPU_PLL_CFG_OUTDIV_GET(x) \
189 (((x) & AR934X_CPU_PLL_CFG_OUTDIV_MASK) >> \
190 AR934X_CPU_PLL_CFG_OUTDIV_LSB)
191
192 #define AR934X_DDR_PLL_CFG_OUTDIV_MSB 25
193 #define AR934X_DDR_PLL_CFG_OUTDIV_LSB 23
194 #define AR934X_DDR_PLL_CFG_OUTDIV_MASK 0x03800000
195
196 #define AR934X_DDR_PLL_CFG_OUTDIV_GET(x) \
197 (((x) & AR934X_DDR_PLL_CFG_OUTDIV_MASK) >> \
198 AR934X_DDR_PLL_CFG_OUTDIV_LSB)
199
200 #define AR934X_DDR_PLL_CFG_OUTDIV_SET(x) \
201 (((x) << AR934X_DDR_PLL_CFG_OUTDIV_LSB) & \
202 AR934X_DDR_PLL_CFG_OUTDIV_MASK)
203
204 #define AR934X_CPU_PLL_CFG_REFDIV_MSB 16
205 #define AR934X_CPU_PLL_CFG_REFDIV_LSB 12
206 #define AR934X_CPU_PLL_CFG_REFDIV_MASK 0x0001f000
207
208 #define AR934X_CPU_PLL_CFG_REFDIV_GET(x) \
209 (((x) & AR934X_CPU_PLL_CFG_REFDIV_MASK) >> \
210 AR934X_CPU_PLL_CFG_REFDIV_LSB)
211
212 #define AR934X_CPU_PLL_CFG_REFDIV_SET(x) \
213 (((x) << AR934X_CPU_PLL_CFG_REFDIV_LSB) & \
214 AR934X_CPU_PLL_CFG_REFDIV_MASK)
215
216 #define AR934X_CPU_PLL_CFG_REFDIV_RESET 2
217
218 #define AR934X_CPU_PLL_CFG_NINT_MSB 11
219 #define AR934X_CPU_PLL_CFG_NINT_LSB 6
220 #define AR934X_CPU_PLL_CFG_NINT_MASK 0x00000fc0
221
222 #define AR934X_CPU_PLL_CFG_NINT_GET(x) \
223 (((x) & AR934X_CPU_PLL_CFG_NINT_MASK) >> \
224 AR934X_CPU_PLL_CFG_NINT_LSB)
225
226 #define AR934X_CPU_PLL_CFG_NINT_SET(x) \
227 (((x) << AR934X_CPU_PLL_CFG_NINT_LSB) & \
228 AR934X_CPU_PLL_CFG_NINT_MASK)
229
230 #define AR934X_CPU_PLL_CFG_NINT_RESET 20
231
232 #define AR934X_CPU_PLL_CFG_NFRAC_MSB 5
233 #define AR934X_CPU_PLL_CFG_NFRAC_LSB 0
234 #define AR934X_CPU_PLL_CFG_NFRAC_MASK 0x0000003f
235
236 #define AR934X_CPU_PLL_CFG_NFRAC_GET(x) \
237 (((x) & AR934X_CPU_PLL_CFG_NFRAC_MASK) >> \
238 AR934X_CPU_PLL_CFG_NFRAC_LSB)
239
240 #define AR934X_CPU_PLL_CFG_NFRAC_SET(x) \
241 (((x) << AR934X_CPU_PLL_CFG_NFRAC_LSB) & \
242 AR934X_CPU_PLL_CFG_NFRAC_MASK)
243
244 #define AR934X_DDR_PLL_CFG_REFDIV_MSB 20
245 #define AR934X_DDR_PLL_CFG_REFDIV_LSB 16
246 #define AR934X_DDR_PLL_CFG_REFDIV_MASK 0x001f0000
247
248 #define AR934X_DDR_PLL_CFG_REFDIV_GET(x) \
249 (((x) & AR934X_DDR_PLL_CFG_REFDIV_MASK) >> \
250 AR934X_DDR_PLL_CFG_REFDIV_LSB)
251
252 #define AR934X_DDR_PLL_CFG_REFDIV_SET(x) \
253 (((x) << AR934X_DDR_PLL_CFG_REFDIV_LSB) & \
254 AR934X_DDR_PLL_CFG_REFDIV_MASK)
255
256 #define AR934X_DDR_PLL_CFG_REFDIV_RESET 2
257
258 #define AR934X_DDR_PLL_CFG_NINT_MSB 15
259 #define AR934X_DDR_PLL_CFG_NINT_LSB 10
260 #define AR934X_DDR_PLL_CFG_NINT_MASK 0x0000fc00
261
262 #define AR934X_DDR_PLL_CFG_NINT_GET(x) \
263 (((x) & AR934X_DDR_PLL_CFG_NINT_MASK) >> \
264 AR934X_DDR_PLL_CFG_NINT_LSB)
265
266 #define AR934X_DDR_PLL_CFG_NINT_SET(x) \
267 (((x) << AR934X_DDR_PLL_CFG_NINT_LSB) & \
268 AR934X_DDR_PLL_CFG_NINT_MASK)
269
270 #define AR934X_DDR_PLL_CFG_NINT_RESET 20
271
272 #define AR934X_DDR_PLL_CFG_NFRAC_MSB 9
273 #define AR934X_DDR_PLL_CFG_NFRAC_LSB 0
274 #define AR934X_DDR_PLL_CFG_NFRAC_MASK 0x000003ff
275
276 #define AR934X_DDR_PLL_CFG_NFRAC_GET(x) \
277 (((x) & AR934X_DDR_PLL_CFG_NFRAC_MASK) >> \
278 AR934X_DDR_PLL_CFG_NFRAC_LSB)
279
280 #define AR934X_DDR_PLL_CFG_NFRAC_SET(x) \
281 (((x) << AR934X_DDR_PLL_CFG_NFRAC_LSB) & \
282 AR934X_DDR_PLL_CFG_NFRAC_MASK)
283
284 #define AR934X_DDR_PLL_CFG_NFRAC_RESET 512
285
286 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MSB 19
287 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB 15
288 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x000f8000
289
290 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_GET(x) \
291 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK) >> \
292 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB)
293
294 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SET(x) \
295 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB) & \
296 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK)
297
298 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_RESET 0
299
300 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MSB 14
301 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB 10
302 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x00007c00
303
304 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_GET(x) \
305 (((x) & AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK) >> \
306 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB)
307
308 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SET(x) \
309 (((x) << AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB) & \
310 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK)
311
312 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_RESET 0
313
314 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MSB 9
315 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB 5
316 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x000003e0
317
318 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_GET(x) \
319 (((x) & AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK) >> \
320 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB)
321
322 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SET(x) \
323 (((x) << AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB) & \
324 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK)
325
326 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_RESET 0
327
328 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MSB 24
329 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB 24
330 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK 0x01000000
331
332 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_GET(x) \
333 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK) >> \
334 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB)
335
336 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_SET(x) \
337 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB) & \
338 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK)
339
340 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_RESET 1
341
342 extern void __iomem *ar71xx_pll_base;
343
344 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
345 {
346 __raw_writel(val, ar71xx_pll_base + reg);
347 }
348
349 static inline u32 ar71xx_pll_rr(unsigned reg)
350 {
351 return __raw_readl(ar71xx_pll_base + reg);
352 }
353
354 /*
355 * USB_CONFIG block
356 */
357 #define USB_CTRL_REG_FLADJ 0x00
358 #define USB_CTRL_REG_CONFIG 0x04
359
360 extern void __iomem *ar71xx_usb_ctrl_base;
361
362 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
363 {
364 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
365 }
366
367 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
368 {
369 return __raw_readl(ar71xx_usb_ctrl_base + reg);
370 }
371
372 /*
373 * GPIO block
374 */
375 #define GPIO_REG_OE 0x00
376 #define GPIO_REG_IN 0x04
377 #define GPIO_REG_OUT 0x08
378 #define GPIO_REG_SET 0x0c
379 #define GPIO_REG_CLEAR 0x10
380 #define GPIO_REG_INT_MODE 0x14
381 #define GPIO_REG_INT_TYPE 0x18
382 #define GPIO_REG_INT_POLARITY 0x1c
383 #define GPIO_REG_INT_PENDING 0x20
384 #define GPIO_REG_INT_ENABLE 0x24
385 #define GPIO_REG_FUNC 0x28
386
387 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
388 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
389 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
390 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
391 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
392 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
393 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
394
395 #define AR71XX_GPIO_COUNT 16
396
397 #define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
398 #define AR724X_GPIO_FUNC_SPI_EN BIT(18)
399 #define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
400 #define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
401 #define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
402 #define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
403 #define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
404 #define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
405 #define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
406 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
407 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
408 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
409 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
410 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
411 #define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
412 #define AR724X_GPIO_FUNC_UART_EN BIT(1)
413 #define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
414
415 #define AR724X_GPIO_COUNT 18
416
417 #define AR91XX_GPIO_FUNC_WMAC_LED_EN BIT(22)
418 #define AR91XX_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
419 #define AR91XX_GPIO_FUNC_I2S_REFCLKEN BIT(20)
420 #define AR91XX_GPIO_FUNC_I2S_MCKEN BIT(19)
421 #define AR91XX_GPIO_FUNC_I2S1_EN BIT(18)
422 #define AR91XX_GPIO_FUNC_I2S0_EN BIT(17)
423 #define AR91XX_GPIO_FUNC_SLIC_EN BIT(16)
424 #define AR91XX_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
425 #define AR91XX_GPIO_FUNC_UART_EN BIT(8)
426 #define AR91XX_GPIO_FUNC_USB_CLK_EN BIT(4)
427
428 #define AR91XX_GPIO_COUNT 22
429
430 extern void __iomem *ar71xx_gpio_base;
431
432 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
433 {
434 __raw_writel(value, ar71xx_gpio_base + reg);
435 }
436
437 static inline u32 ar71xx_gpio_rr(unsigned reg)
438 {
439 return __raw_readl(ar71xx_gpio_base + reg);
440 }
441
442 void ar71xx_gpio_init(void) __init;
443 void ar71xx_gpio_function_enable(u32 mask);
444 void ar71xx_gpio_function_disable(u32 mask);
445 void ar71xx_gpio_function_setup(u32 set, u32 clear);
446
447 /*
448 * DDR_CTRL block
449 */
450 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
451 #define AR71XX_DDR_REG_PCI_WIN1 0x80
452 #define AR71XX_DDR_REG_PCI_WIN2 0x84
453 #define AR71XX_DDR_REG_PCI_WIN3 0x88
454 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
455 #define AR71XX_DDR_REG_PCI_WIN5 0x90
456 #define AR71XX_DDR_REG_PCI_WIN6 0x94
457 #define AR71XX_DDR_REG_PCI_WIN7 0x98
458 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
459 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
460 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
461 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
462
463 #define AR724X_DDR_REG_FLUSH_GE0 0x7c
464 #define AR724X_DDR_REG_FLUSH_GE1 0x80
465 #define AR724X_DDR_REG_FLUSH_USB 0x84
466 #define AR724X_DDR_REG_FLUSH_PCIE 0x88
467
468 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
469 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
470 #define AR91XX_DDR_REG_FLUSH_USB 0x84
471 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
472
473 #define AR934X_DDR_REG_FLUSH_GE0 0x9c
474 #define AR934X_DDR_REG_FLUSH_GE1 0xa0
475 #define AR934X_DDR_REG_FLUSH_USB 0xa4
476 #define AR934X_DDR_REG_FLUSH_PCIE 0xa8
477
478
479 #define PCI_WIN0_OFFS 0x10000000
480 #define PCI_WIN1_OFFS 0x11000000
481 #define PCI_WIN2_OFFS 0x12000000
482 #define PCI_WIN3_OFFS 0x13000000
483 #define PCI_WIN4_OFFS 0x14000000
484 #define PCI_WIN5_OFFS 0x15000000
485 #define PCI_WIN6_OFFS 0x16000000
486 #define PCI_WIN7_OFFS 0x07000000
487
488 extern void __iomem *ar71xx_ddr_base;
489
490 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
491 {
492 __raw_writel(val, ar71xx_ddr_base + reg);
493 }
494
495 static inline u32 ar71xx_ddr_rr(unsigned reg)
496 {
497 return __raw_readl(ar71xx_ddr_base + reg);
498 }
499
500 void ar71xx_ddr_flush(u32 reg);
501
502 /*
503 * PCI block
504 */
505 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
506 #define AR71XX_PCI_CFG_SIZE 0x100
507
508 #define PCI_REG_CRP_AD_CBE 0x00
509 #define PCI_REG_CRP_WRDATA 0x04
510 #define PCI_REG_CRP_RDDATA 0x08
511 #define PCI_REG_CFG_AD 0x0c
512 #define PCI_REG_CFG_CBE 0x10
513 #define PCI_REG_CFG_WRDATA 0x14
514 #define PCI_REG_CFG_RDDATA 0x18
515 #define PCI_REG_PCI_ERR 0x1c
516 #define PCI_REG_PCI_ERR_ADDR 0x20
517 #define PCI_REG_AHB_ERR 0x24
518 #define PCI_REG_AHB_ERR_ADDR 0x28
519
520 #define PCI_CRP_CMD_WRITE 0x00010000
521 #define PCI_CRP_CMD_READ 0x00000000
522 #define PCI_CFG_CMD_READ 0x0000000a
523 #define PCI_CFG_CMD_WRITE 0x0000000b
524
525 #define PCI_IDSEL_ADL_START 17
526
527 #define AR724X_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + 0x4000000)
528 #define AR724X_PCI_CFG_SIZE 0x1000
529
530 #define AR724X_PCI_REG_APP 0x00
531 #define AR724X_PCI_REG_RESET 0x18
532 #define AR724X_PCI_REG_INT_STATUS 0x4c
533 #define AR724X_PCI_REG_INT_MASK 0x50
534
535 #define AR724X_PCI_APP_LTSSM_ENABLE BIT(0)
536 #define AR724X_PCI_RESET_LINK_UP BIT(0)
537
538 #define AR724X_PCI_INT_DEV0 BIT(14)
539
540 /*
541 * RESET block
542 */
543 #define AR71XX_RESET_REG_TIMER 0x00
544 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
545 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
546 #define AR71XX_RESET_REG_WDOG 0x0c
547 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
548 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
549 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
550 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
551 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
552 #define AR71XX_RESET_REG_RESET_MODULE 0x24
553 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
554 #define AR71XX_RESET_REG_PERFC0 0x30
555 #define AR71XX_RESET_REG_PERFC1 0x34
556 #define AR71XX_RESET_REG_REV_ID 0x90
557
558 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
559 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
560 #define AR91XX_RESET_REG_PERF_CTRL 0x20
561 #define AR91XX_RESET_REG_PERFC0 0x24
562 #define AR91XX_RESET_REG_PERFC1 0x28
563
564 #define AR724X_RESET_REG_RESET_MODULE 0x1c
565
566 #define AR934X_RESET_REG_RESET_MODULE 0x1c
567 #define AR934X_RESET_REG_BOOTSTRAP 0xb0
568 /* 0 - 25MHz 1 - 40 MHz */
569 #define AR934X_REF_CLK_40 (1 << 4)
570
571 #define WDOG_CTRL_LAST_RESET BIT(31)
572 #define WDOG_CTRL_ACTION_MASK 3
573 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
574 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
575 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
576 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
577
578 #define MISC_INT_ENET_LINK BIT(12)
579 #define MISC_INT_DDR_PERF BIT(11)
580 #define MISC_INT_TIMER4 BIT(10)
581 #define MISC_INT_TIMER3 BIT(9)
582 #define MISC_INT_TIMER2 BIT(8)
583 #define MISC_INT_DMA BIT(7)
584 #define MISC_INT_OHCI BIT(6)
585 #define MISC_INT_PERFC BIT(5)
586 #define MISC_INT_WDOG BIT(4)
587 #define MISC_INT_UART BIT(3)
588 #define MISC_INT_GPIO BIT(2)
589 #define MISC_INT_ERROR BIT(1)
590 #define MISC_INT_TIMER BIT(0)
591
592 #define PCI_INT_CORE BIT(4)
593 #define PCI_INT_DEV2 BIT(2)
594 #define PCI_INT_DEV1 BIT(1)
595 #define PCI_INT_DEV0 BIT(0)
596
597 #define RESET_MODULE_EXTERNAL BIT(28)
598 #define RESET_MODULE_FULL_CHIP BIT(24)
599 #define RESET_MODULE_AMBA2WMAC BIT(22)
600 #define RESET_MODULE_CPU_NMI BIT(21)
601 #define RESET_MODULE_CPU_COLD BIT(20)
602 #define RESET_MODULE_DMA BIT(19)
603 #define RESET_MODULE_SLIC BIT(18)
604 #define RESET_MODULE_STEREO BIT(17)
605 #define RESET_MODULE_DDR BIT(16)
606 #define RESET_MODULE_GE1_MAC BIT(13)
607 #define RESET_MODULE_GE1_PHY BIT(12)
608 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
609 #define RESET_MODULE_GE0_MAC BIT(9)
610 #define RESET_MODULE_GE0_PHY BIT(8)
611 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
612 #define RESET_MODULE_USB_HOST BIT(5)
613 #define RESET_MODULE_USB_PHY BIT(4)
614 #define RESET_MODULE_USB_OHCI_DLL_7240 BIT(3)
615 #define RESET_MODULE_PCI_BUS BIT(1)
616 #define RESET_MODULE_PCI_CORE BIT(0)
617
618 #define AR724X_RESET_GE1_MDIO BIT(23)
619 #define AR724X_RESET_GE0_MDIO BIT(22)
620 #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
621 #define AR724X_RESET_PCIE_PHY BIT(7)
622 #define AR724X_RESET_PCIE BIT(6)
623 #define AR724X_RESET_USB_HOST BIT(5)
624 #define AR724X_RESET_USB_PHY BIT(4)
625 #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
626
627 #define REV_ID_MAJOR_MASK 0xfff0
628 #define REV_ID_MAJOR_AR71XX 0x00a0
629 #define REV_ID_MAJOR_AR913X 0x00b0
630 #define REV_ID_MAJOR_AR7240 0x00c0
631 #define REV_ID_MAJOR_AR7241 0x0100
632 #define REV_ID_MAJOR_AR7242 0x1100
633 #define REV_ID_MAJOR_AR9341 0x0120
634 #define REV_ID_MAJOR_AR9342 0x1120
635 #define REV_ID_MAJOR_AR9344 0x2120
636
637 #define AR71XX_REV_ID_MINOR_MASK 0x3
638 #define AR71XX_REV_ID_MINOR_AR7130 0x0
639 #define AR71XX_REV_ID_MINOR_AR7141 0x1
640 #define AR71XX_REV_ID_MINOR_AR7161 0x2
641 #define AR71XX_REV_ID_REVISION_MASK 0x3
642 #define AR71XX_REV_ID_REVISION_SHIFT 2
643
644 #define AR91XX_REV_ID_MINOR_MASK 0x3
645 #define AR91XX_REV_ID_MINOR_AR9130 0x0
646 #define AR91XX_REV_ID_MINOR_AR9132 0x1
647 #define AR91XX_REV_ID_REVISION_MASK 0x3
648 #define AR91XX_REV_ID_REVISION_SHIFT 2
649
650 #define AR724X_REV_ID_REVISION_MASK 0x3
651
652 #define AR934X_REV_ID_REVISION_MASK 0xf
653
654 extern void __iomem *ar71xx_reset_base;
655
656 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
657 {
658 __raw_writel(val, ar71xx_reset_base + reg);
659 }
660
661 static inline u32 ar71xx_reset_rr(unsigned reg)
662 {
663 return __raw_readl(ar71xx_reset_base + reg);
664 }
665
666 void ar71xx_device_stop(u32 mask);
667 void ar71xx_device_start(u32 mask);
668 int ar71xx_device_stopped(u32 mask);
669
670 /*
671 * SPI block
672 */
673 #define SPI_REG_FS 0x00 /* Function Select */
674 #define SPI_REG_CTRL 0x04 /* SPI Control */
675 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
676 #define SPI_REG_RDS 0x0c /* Read Data Shift */
677
678 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
679
680 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
681 #define SPI_CTRL_DIV_MASK 0x3f
682
683 #define SPI_IOC_DO BIT(0) /* Data Out pin */
684 #define SPI_IOC_CLK BIT(8) /* CLK pin */
685 #define SPI_IOC_CS(n) BIT(16 + (n))
686 #define SPI_IOC_CS0 SPI_IOC_CS(0)
687 #define SPI_IOC_CS1 SPI_IOC_CS(1)
688 #define SPI_IOC_CS2 SPI_IOC_CS(2)
689 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
690
691 void ar71xx_flash_acquire(void);
692 void ar71xx_flash_release(void);
693
694 /*
695 * MII_CTRL block
696 */
697 #define MII_REG_MII0_CTRL 0x00
698 #define MII_REG_MII1_CTRL 0x04
699
700 #define MII0_CTRL_IF_GMII 0
701 #define MII0_CTRL_IF_MII 1
702 #define MII0_CTRL_IF_RGMII 2
703 #define MII0_CTRL_IF_RMII 3
704
705 #define MII1_CTRL_IF_RGMII 0
706 #define MII1_CTRL_IF_RMII 1
707
708 #endif /* __ASSEMBLER__ */
709
710 #endif /* __ASM_MACH_AR71XX_H */