ipq40xx: remove support for kernel 4.19
[openwrt/staging/chunkeey.git] / target / linux / ipq806x / patches-4.19 / 0071-5-PCI-qcom-Programming-the-PCIE-iATU-for-IPQ806x.patch
1 From d27c303e828d7e42f339a459d2abfe30c51698e9 Mon Sep 17 00:00:00 2001
2 From: Sham Muthayyan <smuthayy@codeaurora.org>
3 Date: Tue, 26 Jul 2016 12:28:31 +0530
4 Subject: PCI: qcom: Programming the PCIE iATU for IPQ806x
5
6 Resolved PCIE EP detection errors caused due to missing iATU programming.
7
8 Change-Id: Ie95c0f8cb940abc0192a8a3c4e825ddba54b72fe
9 Signed-off-by: Sham Muthayyan <smuthayy@codeaurora.org>
10 ---
11
12 --- a/drivers/pci/controller/dwc/pcie-qcom.c
13 +++ b/drivers/pci/controller/dwc/pcie-qcom.c
14 @@ -76,6 +76,30 @@
15 #define PCIE20_CAP_LINK_1 (PCIE20_CAP + 0x14)
16 #define PCIE_CAP_LINK1_VAL 0x2FD7F
17
18 +#define PCIE20_CAP_LINKCTRLSTATUS (PCIE20_CAP + 0x10)
19 +
20 +#define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
21 +#define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
22 +
23 +#define PCIE20_PLR_IATU_VIEWPORT 0x900
24 +#define PCIE20_PLR_IATU_REGION_OUTBOUND (0x0 << 31)
25 +#define PCIE20_PLR_IATU_REGION_INDEX(x) (x << 0)
26 +
27 +#define PCIE20_PLR_IATU_CTRL1 0x904
28 +#define PCIE20_PLR_IATU_TYPE_CFG0 (0x4 << 0)
29 +#define PCIE20_PLR_IATU_TYPE_MEM (0x0 << 0)
30 +
31 +#define PCIE20_PLR_IATU_CTRL2 0x908
32 +#define PCIE20_PLR_IATU_ENABLE BIT(31)
33 +
34 +#define PCIE20_PLR_IATU_LBAR 0x90C
35 +#define PCIE20_PLR_IATU_UBAR 0x910
36 +#define PCIE20_PLR_IATU_LAR 0x914
37 +#define PCIE20_PLR_IATU_LTAR 0x918
38 +#define PCIE20_PLR_IATU_UTAR 0x91c
39 +
40 +#define MSM_PCIE_DEV_CFG_ADDR 0x01000000
41 +
42 #define PCIE20_PARF_Q2A_FLUSH 0x1AC
43
44 #define PCIE20_MISC_CONTROL_1_REG 0x8BC
45 @@ -240,6 +264,57 @@ static void qcom_pcie_2_1_0_ltssm_enable
46 writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
47 }
48
49 +static void qcom_pcie_prog_viewport_cfg0(struct qcom_pcie *pcie, u32 busdev)
50 +{
51 + struct pcie_port *pp = &pcie->pci->pp;
52 +
53 + /*
54 + * program and enable address translation region 0 (device config
55 + * address space); region type config;
56 + * axi config address range to device config address range
57 + */
58 + writel(PCIE20_PLR_IATU_REGION_OUTBOUND |
59 + PCIE20_PLR_IATU_REGION_INDEX(0),
60 + pcie->pci->dbi_base + PCIE20_PLR_IATU_VIEWPORT);
61 +
62 + writel(PCIE20_PLR_IATU_TYPE_CFG0, pcie->pci->dbi_base + PCIE20_PLR_IATU_CTRL1);
63 + writel(PCIE20_PLR_IATU_ENABLE, pcie->pci->dbi_base + PCIE20_PLR_IATU_CTRL2);
64 + writel(pp->cfg0_base, pcie->pci->dbi_base + PCIE20_PLR_IATU_LBAR);
65 + writel((pp->cfg0_base >> 32), pcie->pci->dbi_base + PCIE20_PLR_IATU_UBAR);
66 + writel((pp->cfg0_base + pp->cfg0_size - 1),
67 + pcie->pci->dbi_base + PCIE20_PLR_IATU_LAR);
68 + writel(busdev, pcie->pci->dbi_base + PCIE20_PLR_IATU_LTAR);
69 + writel(0, pcie->pci->dbi_base + PCIE20_PLR_IATU_UTAR);
70 +}
71 +
72 +static void qcom_pcie_prog_viewport_mem2_outbound(struct qcom_pcie *pcie)
73 +{
74 + struct pcie_port *pp = &pcie->pci->pp;
75 +
76 + /*
77 + * program and enable address translation region 2 (device resource
78 + * address space); region type memory;
79 + * axi device bar address range to device bar address range
80 + */
81 + writel(PCIE20_PLR_IATU_REGION_OUTBOUND |
82 + PCIE20_PLR_IATU_REGION_INDEX(2),
83 + pcie->pci->dbi_base + PCIE20_PLR_IATU_VIEWPORT);
84 +
85 + writel(PCIE20_PLR_IATU_TYPE_MEM, pcie->pci->dbi_base + PCIE20_PLR_IATU_CTRL1);
86 + writel(PCIE20_PLR_IATU_ENABLE, pcie->pci->dbi_base + PCIE20_PLR_IATU_CTRL2);
87 + writel(pp->mem_base, pcie->pci->dbi_base + PCIE20_PLR_IATU_LBAR);
88 + writel((pp->mem_base >> 32), pcie->pci->dbi_base + PCIE20_PLR_IATU_UBAR);
89 + writel(pp->mem_base + pp->mem_size - 1,
90 + pcie->pci->dbi_base + PCIE20_PLR_IATU_LAR);
91 + writel(pp->mem_bus_addr, pcie->pci->dbi_base + PCIE20_PLR_IATU_LTAR);
92 + writel(upper_32_bits(pp->mem_bus_addr),
93 + pcie->pci->dbi_base + PCIE20_PLR_IATU_UTAR);
94 +
95 + /* 256B PCIE buffer setting */
96 + writel(0x1, pcie->pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
97 + writel(0x1, pcie->pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
98 +}
99 +
100 static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
101 {
102 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
103 @@ -437,6 +512,9 @@ static int qcom_pcie_init_2_1_0(struct q
104 writel(CFG_BRIDGE_SB_INIT,
105 pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
106
107 + qcom_pcie_prog_viewport_cfg0(pcie, MSM_PCIE_DEV_CFG_ADDR);
108 + qcom_pcie_prog_viewport_mem2_outbound(pcie);
109 +
110 return 0;
111
112 err_deassert_ahb: