mediatek: remove left-overs from Linux 5.10
[openwrt/staging/chunkeey.git] / target / linux / mediatek / patches-5.10 / 602-arm64-dts-mediatek-Split-PCIe-node-for-MT2712-MT7622.patch
diff --git a/target/linux/mediatek/patches-5.10/602-arm64-dts-mediatek-Split-PCIe-node-for-MT2712-MT7622.patch b/target/linux/mediatek/patches-5.10/602-arm64-dts-mediatek-Split-PCIe-node-for-MT2712-MT7622.patch
deleted file mode 100644 (file)
index 197be4b..0000000
+++ /dev/null
@@ -1,417 +0,0 @@
-From patchwork Thu May 28 06:16:47 2020
-Content-Type: text/plain; charset="utf-8"
-MIME-Version: 1.0
-Content-Transfer-Encoding: 7bit
-X-Patchwork-Submitter: Chuanjia Liu <chuanjia.liu@mediatek.com>
-X-Patchwork-Id: 11574785
-Return-Path: 
- <SRS0=ftSA=7K=lists.infradead.org=linux-mediatek-bounces+patchwork-linux-mediatek=patchwork.kernel.org@kernel.org>
-Received: from mail.kernel.org (pdx-korg-mail-1.web.codeaurora.org
- [172.30.200.123])
-       by pdx-korg-patchwork-2.web.codeaurora.org (Postfix) with ESMTP id 933301391
-       for <patchwork-linux-mediatek@patchwork.kernel.org>;
- Thu, 28 May 2020 06:19:16 +0000 (UTC)
-Received: from bombadil.infradead.org (bombadil.infradead.org
- [198.137.202.133])
-       (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits))
-       (No client certificate requested)
-       by mail.kernel.org (Postfix) with ESMTPS id D19F02078C
-       for <patchwork-linux-mediatek@patchwork.kernel.org>;
- Thu, 28 May 2020 06:19:15 +0000 (UTC)
-Authentication-Results: mail.kernel.org;
-       dkim=pass (2048-bit key) header.d=lists.infradead.org
- header.i=@lists.infradead.org header.b="s8K7t7DF";
-       dkim=fail reason="signature verification failed" (1024-bit key)
- header.d=mediatek.com header.i=@mediatek.com header.b="RhX81Iqp"
-DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org D19F02078C
-Authentication-Results: mail.kernel.org;
- dmarc=fail (p=none dis=none) header.from=mediatek.com
-Authentication-Results: mail.kernel.org;
- spf=none
- smtp.mailfrom=linux-mediatek-bounces+patchwork-linux-mediatek=patchwork.kernel.org@lists.infradead.org
-DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed;
-       d=lists.infradead.org; s=bombadil.20170209; h=Sender:
-       Content-Transfer-Encoding:Content-Type:Cc:List-Subscribe:List-Help:List-Post:
-       List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To:
-       Message-ID:Date:Subject:To:From:Reply-To:Content-ID:Content-Description:
-       Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:
-       List-Owner; bh=NHyHqNMcE7LW10MwduOJoKiWe8cv+XayY+L6WDZeSu0=; b=s8K7t7DFh1iQ5w
-       eGvuMRgXEQv/YWRuSZRyX8lx8R2H9IuawEIgkhO6lEo6xv0VdsRuj8SptfoWg5afCItMhih373M21
-       6sUy3tEiuKGgklfxLU0reLEkaATkKRGLJDY3eSSs1mvZDrydKuZLDTka+YDGaiESlOhqMr95Nm6YM
-       yK8O00qTwSRPJUILRsBv1e/Kz8NRCmYhs56snABJkKeJ51NRAkb20R6qGTEd6UyBlz3jTVYwluLgF
-       bdqzywDT6+BNg/Agh6Zd+v2PpO4cmwCpGm62+3UUyZkfi/aQ4qZ/AFAfSQI+3ZBAgsKMC1PGifOi/
-       FgGxIvAUk6atBy7DAHuw==;
-Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org)
-       by bombadil.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux))
-       id 1jeBsn-00025C-EF; Thu, 28 May 2020 06:19:13 +0000
-Received: from mailgw01.mediatek.com ([216.200.240.184])
- by bombadil.infradead.org with esmtps (Exim 4.92.3 #3 (Red Hat Linux))
- id 1jeBsZ-0001s4-6j; Thu, 28 May 2020 06:19:01 +0000
-X-UUID: c6210e6371fa445db0ae40a8b8a7a0a1-20200527
-DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed;
- d=mediatek.com;
- s=dk;
- h=Content-Transfer-Encoding:Content-Type:MIME-Version:References:In-Reply-To:Message-ID:Date:Subject:CC:To:From;
- bh=X9AwTdbhpWmlWY4LjTm8KLq4Cca3YI9UnyCX3O0BAak=;
- b=RhX81Iqp0mWhBDyMQMFSEtt23+DGAWoin1SrFGP1bzp6GEtu38b2pK5RJVBshJtuxi/a1uMXZjeDsHJn02VGdNA07FrzZ7jq6YYEL+8cJs2DnhySmNElZazXPv2vKu9TWygfilTT24h/u8V/eszuRuhkdoUKWol8LwDlPl9gskg=;
-X-UUID: c6210e6371fa445db0ae40a8b8a7a0a1-20200527
-Received: from mtkcas68.mediatek.inc [(172.29.94.19)] by mailgw01.mediatek.com
- (envelope-from <chuanjia.liu@mediatek.com>)
- (musrelay.mediatek.com ESMTP with TLS)
- with ESMTP id 7561992; Wed, 27 May 2020 22:19:17 -0800
-Received: from mtkmbs07n1.mediatek.inc (172.21.101.16) by
- MTKMBS62DR.mediatek.inc (172.29.94.18) with Microsoft SMTP Server (TLS) id
- 15.0.1497.2; Wed, 27 May 2020 23:18:47 -0700
-Received: from mtkcas07.mediatek.inc (172.21.101.84) by
- mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id
- 15.0.1497.2; Thu, 28 May 2020 14:18:52 +0800
-Received: from localhost.localdomain (10.17.3.153) by mtkcas07.mediatek.inc
- (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend
- Transport; Thu, 28 May 2020 14:18:51 +0800
-From: <chuanjia.liu@mediatek.com>
-To: <robh+dt@kernel.org>, <ryder.lee@mediatek.com>, <matthias.bgg@gmail.com>
-Subject: [PATCH v2 3/4] arm64: dts: mediatek: Split PCIe node for
- MT2712/MT7622
-Date: Thu, 28 May 2020 14:16:47 +0800
-Message-ID: <20200528061648.32078-4-chuanjia.liu@mediatek.com>
-X-Mailer: git-send-email 2.18.0
-In-Reply-To: <20200528061648.32078-1-chuanjia.liu@mediatek.com>
-References: <20200528061648.32078-1-chuanjia.liu@mediatek.com>
-MIME-Version: 1.0
-X-MTK: N
-X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 
-X-CRM114-CacheID: sfid-20200527_231859_253529_B6751C5A 
-X-CRM114-Status: GOOD (  12.20  )
-X-Spam-Score: -0.2 (/)
-X-Spam-Report: SpamAssassin version 3.4.4 on bombadil.infradead.org summary:
- Content analysis details:   (-0.2 points)
- pts rule name              description
- ---- ----------------------
- --------------------------------------------------
- -0.0 SPF_PASS               SPF: sender matches SPF record
- 0.0 SPF_HELO_NONE          SPF: HELO does not publish an SPF Record
- 0.0 MIME_BASE64_TEXT       RAW: Message text disguised using base64
- encoding
- -0.1 DKIM_VALID_AU          Message has a valid DKIM or DK signature from
- author's domain
- 0.1 DKIM_SIGNED            Message has a DKIM or DK signature,
- not necessarily
- valid
- -0.1 DKIM_VALID Message has at least one valid DKIM or DK signature
- -0.1 DKIM_VALID_EF          Message has a valid DKIM or DK signature from
- envelope-from domain
- 0.0 UNPARSEABLE_RELAY      Informational: message has unparseable relay
- lines
-X-BeenThere: linux-mediatek@lists.infradead.org
-X-Mailman-Version: 2.1.29
-Precedence: list
-List-Id: <linux-mediatek.lists.infradead.org>
-List-Unsubscribe: <http://lists.infradead.org/mailman/options/linux-mediatek>,
- <mailto:linux-mediatek-request@lists.infradead.org?subject=unsubscribe>
-List-Archive: <http://lists.infradead.org/pipermail/linux-mediatek/>
-List-Post: <mailto:linux-mediatek@lists.infradead.org>
-List-Help: <mailto:linux-mediatek-request@lists.infradead.org?subject=help>
-List-Subscribe: <http://lists.infradead.org/mailman/listinfo/linux-mediatek>,
- <mailto:linux-mediatek-request@lists.infradead.org?subject=subscribe>
-Cc: devicetree@vger.kernel.org, lorenzo.pieralisi@arm.com,
- srv_heupstream@mediatek.com, "chuanjia.liu" <Chuanjia.Liu@mediatek.com>,
- linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org,
- jianjun.wang@mediatek.com, linux-mediatek@lists.infradead.org,
- yong.wu@mediatek.com, bhelgaas@google.com,
- linux-arm-kernel@lists.infradead.org, amurray@thegoodpenguin.co.uk
-Sender: "Linux-mediatek" <linux-mediatek-bounces@lists.infradead.org>
-Errors-To: 
- linux-mediatek-bounces+patchwork-linux-mediatek=patchwork.kernel.org@lists.infradead.org
-
-From: "chuanjia.liu" <Chuanjia.Liu@mediatek.com>
-
-There are two independent PCIe controllers in MT2712/MT7622 platform,
-and each of them should contain an independent MSI domain.
-
-In current architecture, MSI domain will be inherited from the root
-bridge, and all of the devices will share the same MSI domain.
-Hence that, the PCIe devices will not work properly if the irq number
-which required is more than 32.
-
-Split the PCIe node for MT2712/MT7622 platform to fix MSI issue and
-comply with the hardware design.
-
-Signed-off-by: chuanjia.liu <Chuanjia.Liu@mediatek.com>
----
- arch/arm64/boot/dts/mediatek/mt2712e.dtsi     | 75 +++++++++++--------
- .../dts/mediatek/mt7622-bananapi-bpi-r64.dts  | 16 ++--
- arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts  |  6 +-
- arch/arm64/boot/dts/mediatek/mt7622.dtsi      | 68 +++++++++++------
- 4 files changed, 96 insertions(+), 69 deletions(-)
-
---- a/arch/arm64/boot/dts/mediatek/mt2712e.dtsi
-+++ b/arch/arm64/boot/dts/mediatek/mt2712e.dtsi
-@@ -915,60 +915,73 @@
-               };
-       };
--      pcie: pcie@11700000 {
-+      pcie1: pcie@112ff000 {
-               compatible = "mediatek,mt2712-pcie";
-               device_type = "pci";
--              reg = <0 0x11700000 0 0x1000>,
--                    <0 0x112ff000 0 0x1000>;
--              reg-names = "port0", "port1";
-+              reg = <0 0x112ff000 0 0x1000>;
-+              reg-names = "port1";
-               #address-cells = <3>;
-               #size-cells = <2>;
--              interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
--                           <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
--              clocks = <&topckgen CLK_TOP_PE2_MAC_P0_SEL>,
--                       <&topckgen CLK_TOP_PE2_MAC_P1_SEL>,
--                       <&pericfg CLK_PERI_PCIE0>,
-+              interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
-+              interrupt-names = "pcie_irq";
-+              clocks = <&topckgen CLK_TOP_PE2_MAC_P1_SEL>,
-                        <&pericfg CLK_PERI_PCIE1>;
--              clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1";
--              phys = <&u3port0 PHY_TYPE_PCIE>, <&u3port1 PHY_TYPE_PCIE>;
--              phy-names = "pcie-phy0", "pcie-phy1";
-+              clock-names = "sys_ck1", "ahb_ck1";
-+              phys = <&u3port1 PHY_TYPE_PCIE>;
-+              phy-names = "pcie-phy1";
-               bus-range = <0x00 0xff>;
--              ranges = <0x82000000 0 0x20000000  0x0 0x20000000  0 0x10000000>;
-+              ranges = <0x82000000 0 0x11400000  0x0 0x11400000  0 0x300000>;
-+              status = "disabled";
--              pcie0: pcie@0,0 {
--                      device_type = "pci";
--                      status = "disabled";
--                      reg = <0x0000 0 0 0 0>;
-+              slot1: pcie@1,0 {
-+                      reg = <0x0800 0 0 0 0>;
-                       #address-cells = <3>;
-                       #size-cells = <2>;
-                       #interrupt-cells = <1>;
-                       ranges;
-                       interrupt-map-mask = <0 0 0 7>;
--                      interrupt-map = <0 0 0 1 &pcie_intc0 0>,
--                                      <0 0 0 2 &pcie_intc0 1>,
--                                      <0 0 0 3 &pcie_intc0 2>,
--                                      <0 0 0 4 &pcie_intc0 3>;
--                      pcie_intc0: interrupt-controller {
-+                      interrupt-map = <0 0 0 1 &pcie_intc1 0>,
-+                                      <0 0 0 2 &pcie_intc1 1>,
-+                                      <0 0 0 3 &pcie_intc1 2>,
-+                                      <0 0 0 4 &pcie_intc1 3>;
-+                      pcie_intc1: interrupt-controller {
-                               interrupt-controller;
-                               #address-cells = <0>;
-                               #interrupt-cells = <1>;
-                       };
-               };
-+      };
--              pcie1: pcie@1,0 {
--                      device_type = "pci";
--                      status = "disabled";
--                      reg = <0x0800 0 0 0 0>;
-+      pcie0: pcie@11700000 {
-+              compatible = "mediatek,mt2712-pcie";
-+              device_type = "pci";
-+              reg = <0 0x11700000 0 0x1000>;
-+              reg-names = "port0";
-+              #address-cells = <3>;
-+              #size-cells = <2>;
-+              interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
-+              interrupt-names = "pcie_irq";
-+              clocks = <&topckgen CLK_TOP_PE2_MAC_P0_SEL>,
-+                       <&pericfg CLK_PERI_PCIE0>;
-+              clock-names = "sys_ck0", "ahb_ck0";
-+              phys = <&u3port0 PHY_TYPE_PCIE>;
-+              phy-names = "pcie-phy0";
-+              bus-range = <0x00 0xff>;
-+              ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
-+              status = "disabled";
-+
-+              slot0: pcie@0,0 {
-+                      reg = <0x0000 0 0 0 0>;
-                       #address-cells = <3>;
-                       #size-cells = <2>;
-                       #interrupt-cells = <1>;
-                       ranges;
-                       interrupt-map-mask = <0 0 0 7>;
--                      interrupt-map = <0 0 0 1 &pcie_intc1 0>,
--                                      <0 0 0 2 &pcie_intc1 1>,
--                                      <0 0 0 3 &pcie_intc1 2>,
--                                      <0 0 0 4 &pcie_intc1 3>;
--                      pcie_intc1: interrupt-controller {
-+                      interrupt-map = <0 0 0 1 &pcie_intc0 0>,
-+                                      <0 0 0 2 &pcie_intc0 1>,
-+                                      <0 0 0 3 &pcie_intc0 2>,
-+                                      <0 0 0 4 &pcie_intc0 3>;
-+                      pcie_intc0: interrupt-controller {
-                               interrupt-controller;
-                               #address-cells = <0>;
-                               #interrupt-cells = <1>;
---- a/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts
-+++ b/arch/arm64/boot/dts/mediatek/mt7622-bananapi-bpi-r64.dts
-@@ -292,18 +292,16 @@
-       };
- };
--&pcie {
-+&pcie0 {
-       pinctrl-names = "default";
--      pinctrl-0 = <&pcie0_pins>, <&pcie1_pins>;
-+      pinctrl-0 = <&pcie0_pins>;
-       status = "okay";
-+};
--      pcie@0,0 {
--              status = "okay";
--      };
--
--      pcie@1,0 {
--              status = "okay";
--      };
-+&pcie1 {
-+      pinctrl-names = "default";
-+      pinctrl-0 = <&pcie1_pins>;
-+      status = "okay";
- };
- &pio {
---- a/arch/arm64/boot/dts/mediatek/mt7622.dtsi
-+++ b/arch/arm64/boot/dts/mediatek/mt7622.dtsi
-@@ -802,45 +802,41 @@
-               #reset-cells = <1>;
-       };
--      pcie: pcie@1a140000 {
-+      pciecfg: pciecfg@1a140000 {
-+              compatible = "mediatek,mt7622-pciecfg", "syscon";
-+              reg = <0 0x1a140000 0 0x1000>;
-+      };
-+
-+      pcie0: pcie@1a143000 {
-               compatible = "mediatek,mt7622-pcie";
-               device_type = "pci";
--              reg = <0 0x1a140000 0 0x1000>,
--                    <0 0x1a143000 0 0x1000>,
--                    <0 0x1a145000 0 0x1000>;
--              reg-names = "subsys", "port0", "port1";
-+              reg = <0 0x1a143000 0 0x1000>;
-+              reg-names = "port0";
-+              mediatek,pcie-cfg = <&pciecfg>;
-               #address-cells = <3>;
-               #size-cells = <2>;
--              interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>,
--                           <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
-+              interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>;
-+              interrupt-names = "pcie_irq";
-               clocks = <&pciesys CLK_PCIE_P0_MAC_EN>,
--                       <&pciesys CLK_PCIE_P1_MAC_EN>,
--                       <&pciesys CLK_PCIE_P0_AHB_EN>,
-                        <&pciesys CLK_PCIE_P0_AHB_EN>,
-                        <&pciesys CLK_PCIE_P0_AUX_EN>,
--                       <&pciesys CLK_PCIE_P1_AUX_EN>,
-                        <&pciesys CLK_PCIE_P0_AXI_EN>,
--                       <&pciesys CLK_PCIE_P1_AXI_EN>,
-                        <&pciesys CLK_PCIE_P0_OBFF_EN>,
--                       <&pciesys CLK_PCIE_P1_OBFF_EN>,
--                       <&pciesys CLK_PCIE_P0_PIPE_EN>,
--                       <&pciesys CLK_PCIE_P1_PIPE_EN>;
--              clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1",
--                            "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1",
--                            "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1";
-+                       <&pciesys CLK_PCIE_P0_PIPE_EN>;
-+              clock-names = "sys_ck0", "ahb_ck0", "aux_ck0",
-+                            "axi_ck0", "obff_ck0", "pipe_ck0";
-+
-               power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
-               bus-range = <0x00 0xff>;
--              ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
-+              ranges = <0x82000000 0 0x20000000  0x0 0x20000000  0 0x8000000>;
-               status = "disabled";
--              pcie0: pcie@0,0 {
-+              slot0: pcie@0,0 {
-                       reg = <0x0000 0 0 0 0>;
-                       #address-cells = <3>;
-                       #size-cells = <2>;
-                       #interrupt-cells = <1>;
-                       ranges;
--                      status = "disabled";
--
-                       interrupt-map-mask = <0 0 0 7>;
-                       interrupt-map = <0 0 0 1 &pcie_intc0 0>,
-                                       <0 0 0 2 &pcie_intc0 1>,
-@@ -852,15 +848,39 @@
-                               #interrupt-cells = <1>;
-                       };
-               };
-+      };
--              pcie1: pcie@1,0 {
-+      pcie1: pcie@1a145000 {
-+              compatible = "mediatek,mt7622-pcie";
-+              device_type = "pci";
-+              reg = <0 0x1a145000 0 0x1000>;
-+              reg-names = "port1";
-+              mediatek,pcie-cfg = <&pciecfg>;
-+              #address-cells = <3>;
-+              #size-cells = <2>;
-+              interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
-+              interrupt-names = "pcie_irq";
-+              clocks = <&pciesys CLK_PCIE_P1_MAC_EN>,
-+                       /* designer has connect RC1 with p0_ahb clock */
-+                       <&pciesys CLK_PCIE_P0_AHB_EN>,
-+                       <&pciesys CLK_PCIE_P1_AUX_EN>,
-+                       <&pciesys CLK_PCIE_P1_AXI_EN>,
-+                       <&pciesys CLK_PCIE_P1_OBFF_EN>,
-+                       <&pciesys CLK_PCIE_P1_PIPE_EN>;
-+              clock-names = "sys_ck1", "ahb_ck1", "aux_ck1",
-+                            "axi_ck1", "obff_ck1", "pipe_ck1";
-+
-+              power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
-+              bus-range = <0x00 0xff>;
-+              ranges = <0x82000000 0 0x28000000  0x0 0x28000000  0 0x8000000>;
-+              status = "disabled";
-+
-+              slot1: pcie@1,0 {
-                       reg = <0x0800 0 0 0 0>;
-                       #address-cells = <3>;
-                       #size-cells = <2>;
-                       #interrupt-cells = <1>;
-                       ranges;
--                      status = "disabled";
--
-                       interrupt-map-mask = <0 0 0 7>;
-                       interrupt-map = <0 0 0 1 &pcie_intc1 0>,
-                                       <0 0 0 2 &pcie_intc1 1>,
---- a/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts
-+++ b/arch/arm64/boot/dts/mediatek/mt7622-rfb1.dts
-@@ -232,18 +232,16 @@
-       };
- };
--&pcie {
-+&pcie0 {
-       pinctrl-names = "default";
--      pinctrl-0 = <&pcie0_pins>, <&pcie1_pins>;
-+      pinctrl-0 = <&pcie0_pins>;
-       status = "okay";
-+};
--      pcie@0,0 {
--              status = "okay";
--      };
--
--      pcie@1,0 {
--              status = "okay";
--      };
-+&pcie1 {
-+      pinctrl-names = "default";
-+      pinctrl-0 = <&pcie1_pins>;
-+      status = "okay";
- };
- &pio {