2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
33 /memreserve/ 0x80000000 0x00010000;
40 compatible = "arm,vfp-base", "arm,vexpress";
41 interrupt-parent = <&gic>;
48 serial0 = &v2m_serial0;
49 serial1 = &v2m_serial1;
50 serial2 = &v2m_serial2;
51 serial3 = &v2m_serial3;
55 compatible = "arm,psci";
57 cpu_suspend = <0xc4000001>;
58 cpu_off = <0x84000002>;
59 cpu_on = <0xc4000003>;
68 compatible = "arm,armv8";
70 enable-method = "psci";
74 compatible = "arm,armv8";
76 enable-method = "psci";
80 compatible = "arm,armv8";
82 enable-method = "psci";
86 compatible = "arm,armv8";
88 enable-method = "psci";
92 compatible = "arm,armv8";
94 enable-method = "psci";
98 compatible = "arm,armv8";
100 enable-method = "psci";
104 compatible = "arm,armv8";
106 enable-method = "psci";
110 compatible = "arm,armv8";
112 enable-method = "psci";
117 device_type = "memory";
118 reg = <0x00000000 0x80000000 0 0x7F000000>,
119 <0x00000008 0x80000000 0 0x80000000>;
122 gic: interrupt-controller@2f000000 {
123 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
124 #interrupt-cells = <3>;
125 #address-cells = <0>;
126 interrupt-controller;
127 reg = <0x0 0x2f000000 0 0x10000>,
128 <0x0 0x2c000000 0 0x2000>,
129 <0x0 0x2c010000 0 0x2000>,
130 <0x0 0x2c02F000 0 0x2000>;
131 interrupts = <1 9 0xf04>;
135 compatible = "arm,armv8-timer";
136 interrupts = <1 13 0xff01>,
140 clock-frequency = <100000000>;
144 compatible = "arm,armv7-timer-mem";
145 reg = <0x0 0x2a810000 0x0 0x10000>;
146 clock-frequency = <100000000>;
147 #address-cells = <2>;
152 interrupts = <0 26 4>;
153 reg = <0x0 0x2a830000 0x0 0x10000>;
158 compatible = "arm,armv8-pmuv3";
159 interrupts = <0 60 4>,
166 compatible = "simple-bus";
168 #address-cells = <2>;
170 ranges = <0 0 0 0x08000000 0x04000000>,
171 <1 0 0 0x14000000 0x04000000>,
172 <2 0 0 0x18000000 0x04000000>,
173 <3 0 0 0x1c000000 0x04000000>,
174 <4 0 0 0x0c000000 0x04000000>,
175 <5 0 0 0x10000000 0x04000000>;
177 #interrupt-cells = <1>;
178 interrupt-map-mask = <0 0 63>;
179 interrupt-map = <0 0 0 &gic 0 0 4>,
189 <0 0 10 &gic 0 10 4>,
190 <0 0 11 &gic 0 11 4>,
191 <0 0 12 &gic 0 12 4>,
192 <0 0 13 &gic 0 13 4>,
193 <0 0 14 &gic 0 14 4>,
194 <0 0 15 &gic 0 15 4>,
195 <0 0 16 &gic 0 16 4>,
196 <0 0 17 &gic 0 17 4>,
197 <0 0 18 &gic 0 18 4>,
198 <0 0 19 &gic 0 19 4>,
199 <0 0 20 &gic 0 20 4>,
200 <0 0 21 &gic 0 21 4>,
201 <0 0 22 &gic 0 22 4>,
202 <0 0 23 &gic 0 23 4>,
203 <0 0 24 &gic 0 24 4>,
204 <0 0 25 &gic 0 25 4>,
205 <0 0 26 &gic 0 26 4>,
206 <0 0 27 &gic 0 27 4>,
207 <0 0 28 &gic 0 28 4>,
208 <0 0 29 &gic 0 29 4>,
209 <0 0 30 &gic 0 30 4>,
210 <0 0 31 &gic 0 31 4>,
211 <0 0 32 &gic 0 32 4>,
212 <0 0 33 &gic 0 33 4>,
213 <0 0 34 &gic 0 34 4>,
214 <0 0 35 &gic 0 35 4>,
215 <0 0 36 &gic 0 36 4>,
216 <0 0 37 &gic 0 37 4>,
217 <0 0 38 &gic 0 38 4>,
218 <0 0 39 &gic 0 39 4>,
219 <0 0 40 &gic 0 40 4>,
220 <0 0 41 &gic 0 41 4>,
221 <0 0 42 &gic 0 42 4>;
223 /include/ "rtsm_ve-motherboard.dtsi"
228 compatible = "panel";
241 vmode = "FB_VMODE_NONINTERLACED";
242 tim2 = "TIM2_BCD", "TIM2_IPC";
243 cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
244 caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";