configs: Remove unneeded CONFIG_SYS_LDSCRIPT instances
[project/bcm63xx/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
4 */
5
6 /*
7 * P010 RDB board configuration file
8 */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <asm/config_mpc85xx.h>
14 #define CONFIG_NAND_FSL_IFC
15
16 #ifdef CONFIG_SDCARD
17 #define CONFIG_SPL_FLUSH_IMAGE
18 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
19 #define CONFIG_SPL_PAD_TO 0x18000
20 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
21 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
22 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
23 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
24 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
25 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
26 #ifdef CONFIG_SPL_BUILD
27 #define CONFIG_SPL_COMMON_INIT_DDR
28 #endif
29 #endif
30
31 #ifdef CONFIG_SPIFLASH
32 #ifdef CONFIG_SECURE_BOOT
33 #define CONFIG_RAMBOOT_SPIFLASH
34 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
35 #else
36 #define CONFIG_SPL_SPI_FLASH_MINIMAL
37 #define CONFIG_SPL_FLUSH_IMAGE
38 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
39 #define CONFIG_SPL_PAD_TO 0x18000
40 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
45 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
46 #ifdef CONFIG_SPL_BUILD
47 #define CONFIG_SPL_COMMON_INIT_DDR
48 #endif
49 #endif
50 #endif
51
52 #ifdef CONFIG_NAND
53 #ifdef CONFIG_SECURE_BOOT
54 #define CONFIG_SPL_INIT_MINIMAL
55 #define CONFIG_SPL_FLUSH_IMAGE
56 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
57
58 #define CONFIG_SPL_MAX_SIZE 8192
59 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
60 #define CONFIG_SPL_RELOC_STACK 0x00100000
61 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
62 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
63 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
64 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
65 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
66 #else
67 #ifdef CONFIG_TPL_BUILD
68 #define CONFIG_SPL_FLUSH_IMAGE
69 #define CONFIG_SPL_NAND_INIT
70 #define CONFIG_SPL_COMMON_INIT_DDR
71 #define CONFIG_SPL_MAX_SIZE (128 << 10)
72 #define CONFIG_TPL_TEXT_BASE 0xD0001000
73 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
74 #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
75 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
76 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
77 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
78 #elif defined(CONFIG_SPL_BUILD)
79 #define CONFIG_SPL_INIT_MINIMAL
80 #define CONFIG_SPL_NAND_MINIMAL
81 #define CONFIG_SPL_FLUSH_IMAGE
82 #define CONFIG_SPL_MAX_SIZE 8192
83 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
84 #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
85 #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
86 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
87 #endif
88 #define CONFIG_SPL_PAD_TO 0x20000
89 #define CONFIG_TPL_PAD_TO 0x20000
90 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
91 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
92 #endif
93 #endif
94
95 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
96 #define CONFIG_RAMBOOT_NAND
97 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
98 #endif
99
100 #ifndef CONFIG_RESET_VECTOR_ADDRESS
101 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
102 #endif
103
104 #ifdef CONFIG_TPL_BUILD
105 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
106 #elif defined(CONFIG_SPL_BUILD)
107 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
108 #else
109 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
110 #endif
111
112 /* High Level Configuration Options */
113 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
114
115 #if defined(CONFIG_PCI)
116 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
117 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
118 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
119 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
120 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
121 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
122
123 /*
124 * PCI Windows
125 * Memory space is mapped 1-1, but I/O space must start from 0.
126 */
127 /* controller 1, Slot 1, tgtid 1, Base address a000 */
128 #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
129 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
130 #ifdef CONFIG_PHYS_64BIT
131 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
132 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
133 #else
134 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
135 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
136 #endif
137 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
138 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
139 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
140 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
143 #else
144 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
145 #endif
146
147 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
148 #if defined(CONFIG_TARGET_P1010RDB_PA)
149 #define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
150 #elif defined(CONFIG_TARGET_P1010RDB_PB)
151 #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
152 #endif
153 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
154 #ifdef CONFIG_PHYS_64BIT
155 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
156 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
157 #else
158 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
159 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
160 #endif
161 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
162 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
163 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
164 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
165 #ifdef CONFIG_PHYS_64BIT
166 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
167 #else
168 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
169 #endif
170
171 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
172 #endif
173
174 #define CONFIG_ENV_OVERWRITE
175
176 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
177 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
178
179 #define CONFIG_HWCONFIG
180 /*
181 * These can be toggled for performance analysis, otherwise use default.
182 */
183 #define CONFIG_L2_CACHE /* toggle L2 cache */
184 #define CONFIG_BTB /* toggle branch predition */
185
186
187 #define CONFIG_ENABLE_36BIT_PHYS
188
189 #ifdef CONFIG_PHYS_64BIT
190 #define CONFIG_ADDR_MAP 1
191 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
192 #endif
193
194 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
195 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
196
197 /* DDR Setup */
198 #define CONFIG_SYS_DDR_RAW_TIMING
199 #define CONFIG_DDR_SPD
200 #define CONFIG_SYS_SPD_BUS_NUM 1
201 #define SPD_EEPROM_ADDRESS 0x52
202
203 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
204
205 #ifndef __ASSEMBLY__
206 extern unsigned long get_sdram_size(void);
207 #endif
208 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
209 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
210 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
211
212 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
213 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
214
215 /* DDR3 Controller Settings */
216 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
217 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
218 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
219 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
220 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
221 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
222 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
223 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
224 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
225 #define CONFIG_SYS_DDR_RCW_1 0x00000000
226 #define CONFIG_SYS_DDR_RCW_2 0x00000000
227 #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
228 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
229 #define CONFIG_SYS_DDR_TIMING_4 0x00000001
230 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
231
232 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
233 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
234 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
235 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
236 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
237 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
238 #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
239 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
240 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
241
242 /* settings for DDR3 at 667MT/s */
243 #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
244 #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
245 #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
246 #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
247 #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
248 #define CONFIG_SYS_DDR_MODE_1_667 0x00441210
249 #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
250 #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
251 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
252
253 #define CONFIG_SYS_CCSRBAR 0xffe00000
254 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
255
256 /* Don't relocate CCSRBAR while in NAND_SPL */
257 #ifdef CONFIG_SPL_BUILD
258 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
259 #endif
260
261 /*
262 * Memory map
263 *
264 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
265 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
266 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
267 *
268 * Localbus non-cacheable
269 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
270 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
271 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
272 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
273 */
274
275 /*
276 * IFC Definitions
277 */
278 /* NOR Flash on IFC */
279
280 #define CONFIG_SYS_FLASH_BASE 0xee000000
281 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
282
283 #ifdef CONFIG_PHYS_64BIT
284 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
285 #else
286 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
287 #endif
288
289 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
290 CSPR_PORT_SIZE_16 | \
291 CSPR_MSEL_NOR | \
292 CSPR_V)
293 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
294 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
295 /* NOR Flash Timing Params */
296 #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
297 FTIM0_NOR_TEADC(0x5) | \
298 FTIM0_NOR_TEAHC(0x5)
299 #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
300 FTIM1_NOR_TRAD_NOR(0x0f)
301 #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
302 FTIM2_NOR_TCH(0x4) | \
303 FTIM2_NOR_TWP(0x1c)
304 #define CONFIG_SYS_NOR_FTIM3 0x0
305
306 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
307 #define CONFIG_SYS_FLASH_QUIET_TEST
308 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
309 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
310
311 #undef CONFIG_SYS_FLASH_CHECKSUM
312 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
313 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
314
315 /* CFI for NOR Flash */
316 #define CONFIG_SYS_FLASH_EMPTY_INFO
317
318 /* NAND Flash on IFC */
319 #define CONFIG_SYS_NAND_BASE 0xff800000
320 #ifdef CONFIG_PHYS_64BIT
321 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
322 #else
323 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
324 #endif
325
326 #define CONFIG_MTD_PARTITION
327
328 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
329 | CSPR_PORT_SIZE_8 \
330 | CSPR_MSEL_NAND \
331 | CSPR_V)
332 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
333
334 #if defined(CONFIG_TARGET_P1010RDB_PA)
335 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
336 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
337 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
338 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
339 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
340 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
341 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
342 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
343
344 #elif defined(CONFIG_TARGET_P1010RDB_PB)
345 #define CONFIG_SYS_NAND_ONFI_DETECTION
346 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
347 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
348 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
349 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
350 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
351 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
352 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
353 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
354 #endif
355
356 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
357 #define CONFIG_SYS_MAX_NAND_DEVICE 1
358
359 #if defined(CONFIG_TARGET_P1010RDB_PA)
360 /* NAND Flash Timing Params */
361 #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
362 FTIM0_NAND_TWP(0x0C) | \
363 FTIM0_NAND_TWCHT(0x04) | \
364 FTIM0_NAND_TWH(0x05)
365 #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
366 FTIM1_NAND_TWBE(0x1d) | \
367 FTIM1_NAND_TRR(0x07) | \
368 FTIM1_NAND_TRP(0x0c)
369 #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
370 FTIM2_NAND_TREH(0x05) | \
371 FTIM2_NAND_TWHRE(0x0f)
372 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
373
374 #elif defined(CONFIG_TARGET_P1010RDB_PB)
375 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
376 /* ONFI NAND Flash mode0 Timing Params */
377 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
378 FTIM0_NAND_TWP(0x18) | \
379 FTIM0_NAND_TWCHT(0x07) | \
380 FTIM0_NAND_TWH(0x0a))
381 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
382 FTIM1_NAND_TWBE(0x39) | \
383 FTIM1_NAND_TRR(0x0e) | \
384 FTIM1_NAND_TRP(0x18))
385 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
386 FTIM2_NAND_TREH(0x0a) | \
387 FTIM2_NAND_TWHRE(0x1e))
388 #define CONFIG_SYS_NAND_FTIM3 0x0
389 #endif
390
391 #define CONFIG_SYS_NAND_DDR_LAW 11
392
393 /* Set up IFC registers for boot location NOR/NAND */
394 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
395 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
396 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
397 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
398 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
399 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
400 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
401 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
402 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
403 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
404 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
405 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
406 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
407 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
408 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
409 #else
410 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
411 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
412 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
413 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
414 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
415 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
416 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
417 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
418 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
419 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
420 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
421 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
422 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
423 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
424 #endif
425
426 /* CPLD on IFC */
427 #define CONFIG_SYS_CPLD_BASE 0xffb00000
428
429 #ifdef CONFIG_PHYS_64BIT
430 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
431 #else
432 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
433 #endif
434
435 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
436 | CSPR_PORT_SIZE_8 \
437 | CSPR_MSEL_GPCM \
438 | CSPR_V)
439 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
440 #define CONFIG_SYS_CSOR3 0x0
441 /* CPLD Timing parameters for IFC CS3 */
442 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
443 FTIM0_GPCM_TEADC(0x0e) | \
444 FTIM0_GPCM_TEAHC(0x0e))
445 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
446 FTIM1_GPCM_TRAD(0x1f))
447 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
448 FTIM2_GPCM_TCH(0x8) | \
449 FTIM2_GPCM_TWP(0x1f))
450 #define CONFIG_SYS_CS3_FTIM3 0x0
451
452 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
453 defined(CONFIG_RAMBOOT_NAND)
454 #define CONFIG_SYS_RAMBOOT
455 #else
456 #undef CONFIG_SYS_RAMBOOT
457 #endif
458
459 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
460 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
461 #define CONFIG_A003399_NOR_WORKAROUND
462 #endif
463 #endif
464
465 #define CONFIG_SYS_INIT_RAM_LOCK
466 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
467 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
468
469 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
470 - GENERATED_GBL_DATA_SIZE)
471 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
472
473 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
474 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
475
476 /*
477 * Config the L2 Cache as L2 SRAM
478 */
479 #if defined(CONFIG_SPL_BUILD)
480 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
481 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
482 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
483 #define CONFIG_SYS_L2_SIZE (256 << 10)
484 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
485 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
486 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
487 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
488 #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
489 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
490 #elif defined(CONFIG_NAND)
491 #ifdef CONFIG_TPL_BUILD
492 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
493 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
494 #define CONFIG_SYS_L2_SIZE (256 << 10)
495 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
496 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
497 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
498 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
499 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
500 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
501 #else
502 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
503 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
504 #define CONFIG_SYS_L2_SIZE (256 << 10)
505 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
506 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
507 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
508 #endif
509 #endif
510 #endif
511
512 /* Serial Port */
513 #undef CONFIG_SERIAL_SOFTWARE_FIFO
514 #define CONFIG_SYS_NS16550_SERIAL
515 #define CONFIG_SYS_NS16550_REG_SIZE 1
516 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
517 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
518 #define CONFIG_NS16550_MIN_FUNCTIONS
519 #endif
520
521 #define CONFIG_SYS_BAUDRATE_TABLE \
522 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
523
524 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
525 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
526
527 /* I2C */
528 #define CONFIG_SYS_I2C
529 #define CONFIG_SYS_I2C_FSL
530 #define CONFIG_SYS_FSL_I2C_SPEED 400000
531 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
532 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
533 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
534 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
535 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
536 #define I2C_PCA9557_ADDR1 0x18
537 #define I2C_PCA9557_ADDR2 0x19
538 #define I2C_PCA9557_BUS_NUM 0
539
540 /* I2C EEPROM */
541 #if defined(CONFIG_TARGET_P1010RDB_PB)
542 #define CONFIG_ID_EEPROM
543 #ifdef CONFIG_ID_EEPROM
544 #define CONFIG_SYS_I2C_EEPROM_NXID
545 #endif
546 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
547 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
548 #define CONFIG_SYS_EEPROM_BUS_NUM 0
549 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
550 #endif
551 /* enable read and write access to EEPROM */
552 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
553 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
554 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
555
556 /* RTC */
557 #define CONFIG_RTC_PT7C4338
558 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
559
560 /*
561 * SPI interface will not be available in case of NAND boot SPI CS0 will be
562 * used for SLIC
563 */
564 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
565 /* eSPI - Enhanced SPI */
566 #endif
567
568 #if defined(CONFIG_TSEC_ENET)
569 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
570 #define CONFIG_TSEC1 1
571 #define CONFIG_TSEC1_NAME "eTSEC1"
572 #define CONFIG_TSEC2 1
573 #define CONFIG_TSEC2_NAME "eTSEC2"
574 #define CONFIG_TSEC3 1
575 #define CONFIG_TSEC3_NAME "eTSEC3"
576
577 #define TSEC1_PHY_ADDR 1
578 #define TSEC2_PHY_ADDR 0
579 #define TSEC3_PHY_ADDR 2
580
581 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
582 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
583 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
584
585 #define TSEC1_PHYIDX 0
586 #define TSEC2_PHYIDX 0
587 #define TSEC3_PHYIDX 0
588
589 #define CONFIG_ETHPRIME "eTSEC1"
590
591 /* TBI PHY configuration for SGMII mode */
592 #define CONFIG_TSEC_TBICR_SETTINGS ( \
593 TBICR_PHY_RESET \
594 | TBICR_ANEG_ENABLE \
595 | TBICR_FULL_DUPLEX \
596 | TBICR_SPEED1_SET \
597 )
598
599 #endif /* CONFIG_TSEC_ENET */
600
601 /* SATA */
602 #define CONFIG_FSL_SATA_V2
603
604 #ifdef CONFIG_FSL_SATA
605 #define CONFIG_SYS_SATA_MAX_DEVICE 2
606 #define CONFIG_SATA1
607 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
608 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
609 #define CONFIG_SATA2
610 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
611 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
612
613 #define CONFIG_LBA48
614 #endif /* #ifdef CONFIG_FSL_SATA */
615
616 #ifdef CONFIG_MMC
617 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
618 #endif
619
620 #define CONFIG_HAS_FSL_DR_USB
621
622 #if defined(CONFIG_HAS_FSL_DR_USB)
623 #ifdef CONFIG_USB_EHCI_HCD
624 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
625 #define CONFIG_USB_EHCI_FSL
626 #endif
627 #endif
628
629 /*
630 * Environment
631 */
632 #if defined(CONFIG_SDCARD)
633 #define CONFIG_FSL_FIXED_MMC_LOCATION
634 #define CONFIG_SYS_MMC_ENV_DEV 0
635 #define CONFIG_ENV_SIZE 0x2000
636 #elif defined(CONFIG_SPIFLASH)
637 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
638 #define CONFIG_ENV_SECT_SIZE 0x10000
639 #define CONFIG_ENV_SIZE 0x2000
640 #elif defined(CONFIG_NAND)
641 #ifdef CONFIG_TPL_BUILD
642 #define CONFIG_ENV_SIZE 0x2000
643 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
644 #else
645 #if defined(CONFIG_TARGET_P1010RDB_PA)
646 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
647 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
648 #elif defined(CONFIG_TARGET_P1010RDB_PB)
649 #define CONFIG_ENV_SIZE (16 * 1024)
650 #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
651 #endif
652 #endif
653 #define CONFIG_ENV_OFFSET (1024 * 1024)
654 #elif defined(CONFIG_SYS_RAMBOOT)
655 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
656 #define CONFIG_ENV_SIZE 0x2000
657 #else
658 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
659 #define CONFIG_ENV_SIZE 0x2000
660 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
661 #endif
662
663 #define CONFIG_LOADS_ECHO /* echo on for serial download */
664 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
665
666 #undef CONFIG_WATCHDOG /* watchdog disabled */
667
668 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
669 || defined(CONFIG_FSL_SATA)
670 #endif
671
672 /*
673 * Miscellaneous configurable options
674 */
675 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
676
677 /*
678 * For booting Linux, the board info and command line data
679 * have to be in the first 64 MB of memory, since this is
680 * the maximum mapped by the Linux kernel during initialization.
681 */
682 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
683 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
684
685 #if defined(CONFIG_CMD_KGDB)
686 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
687 #endif
688
689 /*
690 * Environment Configuration
691 */
692
693 #if defined(CONFIG_TSEC_ENET)
694 #define CONFIG_HAS_ETH0
695 #define CONFIG_HAS_ETH1
696 #define CONFIG_HAS_ETH2
697 #endif
698
699 #define CONFIG_ROOTPATH "/opt/nfsroot"
700 #define CONFIG_BOOTFILE "uImage"
701 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
702
703 /* default location for tftp and bootm */
704 #define CONFIG_LOADADDR 1000000
705
706 #define CONFIG_EXTRA_ENV_SETTINGS \
707 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
708 "netdev=eth0\0" \
709 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
710 "loadaddr=1000000\0" \
711 "consoledev=ttyS0\0" \
712 "ramdiskaddr=2000000\0" \
713 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
714 "fdtaddr=1e00000\0" \
715 "fdtfile=p1010rdb.dtb\0" \
716 "bdev=sda1\0" \
717 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
718 "othbootargs=ramdisk_size=600000\0" \
719 "usbfatboot=setenv bootargs root=/dev/ram rw " \
720 "console=$consoledev,$baudrate $othbootargs; " \
721 "usb start;" \
722 "fatload usb 0:2 $loadaddr $bootfile;" \
723 "fatload usb 0:2 $fdtaddr $fdtfile;" \
724 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
725 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
726 "usbext2boot=setenv bootargs root=/dev/ram rw " \
727 "console=$consoledev,$baudrate $othbootargs; " \
728 "usb start;" \
729 "ext2load usb 0:4 $loadaddr $bootfile;" \
730 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
731 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
732 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
733 CONFIG_BOOTMODE
734
735 #if defined(CONFIG_TARGET_P1010RDB_PA)
736 #define CONFIG_BOOTMODE \
737 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
738 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
739 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
740 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
741 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
742 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
743
744 #elif defined(CONFIG_TARGET_P1010RDB_PB)
745 #define CONFIG_BOOTMODE \
746 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
747 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
748 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
749 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
750 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
751 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
752 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
753 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
754 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
755 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
756 #endif
757
758 #define CONFIG_RAMBOOTCOMMAND \
759 "setenv bootargs root=/dev/ram rw " \
760 "console=$consoledev,$baudrate $othbootargs; " \
761 "tftp $ramdiskaddr $ramdiskfile;" \
762 "tftp $loadaddr $bootfile;" \
763 "tftp $fdtaddr $fdtfile;" \
764 "bootm $loadaddr $ramdiskaddr $fdtaddr"
765
766 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
767
768 #include <asm/fsl_secure_boot.h>
769
770 #endif /* __CONFIG_H */