1ec7d7fec44a41527f58e68c42548976b103520d
[project/bcm63xx/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 /*
10 * T104x RDB board configuration file
11 */
12 #include <asm/config_mpc85xx.h>
13
14 #ifdef CONFIG_RAMBOOT_PBL
15
16 #ifndef CONFIG_SECURE_BOOT
17 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
18 #else
19 #define CONFIG_SYS_FSL_PBL_PBI \
20 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
21 #endif
22
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_PAD_TO 0x40000
25 #define CONFIG_SPL_MAX_SIZE 0x28000
26 #ifdef CONFIG_SPL_BUILD
27 #define CONFIG_SPL_SKIP_RELOCATE
28 #define CONFIG_SPL_COMMON_INIT_DDR
29 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
30 #endif
31 #define RESET_VECTOR_OFFSET 0x27FFC
32 #define BOOT_PAGE_OFFSET 0x27000
33
34 #ifdef CONFIG_NAND
35 #ifdef CONFIG_SECURE_BOOT
36 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
37 /*
38 * HDR would be appended at end of image and copied to DDR along
39 * with U-Boot image.
40 */
41 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
42 CONFIG_U_BOOT_HDR_SIZE)
43 #else
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
45 #endif
46 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
47 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
48 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
49 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
50 #ifdef CONFIG_TARGET_T1040RDB
51 #define CONFIG_SYS_FSL_PBL_RCW \
52 $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
53 #endif
54 #ifdef CONFIG_TARGET_T1042RDB_PI
55 #define CONFIG_SYS_FSL_PBL_RCW \
56 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
57 #endif
58 #ifdef CONFIG_TARGET_T1042RDB
59 #define CONFIG_SYS_FSL_PBL_RCW \
60 $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
61 #endif
62 #ifdef CONFIG_TARGET_T1040D4RDB
63 #define CONFIG_SYS_FSL_PBL_RCW \
64 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
65 #endif
66 #ifdef CONFIG_TARGET_T1042D4RDB
67 #define CONFIG_SYS_FSL_PBL_RCW \
68 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
69 #endif
70 #endif
71
72 #ifdef CONFIG_SPIFLASH
73 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
74 #define CONFIG_SPL_SPI_FLASH_MINIMAL
75 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
76 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
79 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
80 #ifndef CONFIG_SPL_BUILD
81 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
82 #endif
83 #ifdef CONFIG_TARGET_T1040RDB
84 #define CONFIG_SYS_FSL_PBL_RCW \
85 $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
86 #endif
87 #ifdef CONFIG_TARGET_T1042RDB_PI
88 #define CONFIG_SYS_FSL_PBL_RCW \
89 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
90 #endif
91 #ifdef CONFIG_TARGET_T1042RDB
92 #define CONFIG_SYS_FSL_PBL_RCW \
93 $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
94 #endif
95 #ifdef CONFIG_TARGET_T1040D4RDB
96 #define CONFIG_SYS_FSL_PBL_RCW \
97 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
98 #endif
99 #ifdef CONFIG_TARGET_T1042D4RDB
100 #define CONFIG_SYS_FSL_PBL_RCW \
101 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
102 #endif
103 #endif
104
105 #ifdef CONFIG_SDCARD
106 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
107 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
108 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
109 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
110 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
111 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
112 #ifndef CONFIG_SPL_BUILD
113 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
114 #endif
115 #ifdef CONFIG_TARGET_T1040RDB
116 #define CONFIG_SYS_FSL_PBL_RCW \
117 $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
118 #endif
119 #ifdef CONFIG_TARGET_T1042RDB_PI
120 #define CONFIG_SYS_FSL_PBL_RCW \
121 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
122 #endif
123 #ifdef CONFIG_TARGET_T1042RDB
124 #define CONFIG_SYS_FSL_PBL_RCW \
125 $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
126 #endif
127 #ifdef CONFIG_TARGET_T1040D4RDB
128 #define CONFIG_SYS_FSL_PBL_RCW \
129 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
130 #endif
131 #ifdef CONFIG_TARGET_T1042D4RDB
132 #define CONFIG_SYS_FSL_PBL_RCW \
133 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
134 #endif
135 #endif
136
137 #endif
138
139 /* High Level Configuration Options */
140 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
141
142 /* support deep sleep */
143 #define CONFIG_DEEP_SLEEP
144
145 #ifndef CONFIG_RESET_VECTOR_ADDRESS
146 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
147 #endif
148
149 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
150 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
151 #define CONFIG_PCI_INDIRECT_BRIDGE
152 #define CONFIG_PCIE1 /* PCIE controller 1 */
153 #define CONFIG_PCIE2 /* PCIE controller 2 */
154 #define CONFIG_PCIE3 /* PCIE controller 3 */
155 #define CONFIG_PCIE4 /* PCIE controller 4 */
156
157 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
158 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
159
160 #define CONFIG_ENV_OVERWRITE
161
162 #if defined(CONFIG_SPIFLASH)
163 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
164 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
165 #define CONFIG_ENV_SECT_SIZE 0x10000
166 #elif defined(CONFIG_SDCARD)
167 #define CONFIG_SYS_MMC_ENV_DEV 0
168 #define CONFIG_ENV_SIZE 0x2000
169 #define CONFIG_ENV_OFFSET (512 * 0x800)
170 #elif defined(CONFIG_NAND)
171 #ifdef CONFIG_SECURE_BOOT
172 #define CONFIG_RAMBOOT_NAND
173 #define CONFIG_BOOTSCRIPT_COPY_RAM
174 #endif
175 #define CONFIG_ENV_SIZE 0x2000
176 #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
177 #else
178 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
179 #define CONFIG_ENV_SIZE 0x2000
180 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
181 #endif
182
183 #define CONFIG_SYS_CLK_FREQ 100000000
184 #define CONFIG_DDR_CLK_FREQ 66666666
185
186 /*
187 * These can be toggled for performance analysis, otherwise use default.
188 */
189 #define CONFIG_SYS_CACHE_STASHING
190 #define CONFIG_BACKSIDE_L2_CACHE
191 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
192 #define CONFIG_BTB /* toggle branch predition */
193 #define CONFIG_DDR_ECC
194 #ifdef CONFIG_DDR_ECC
195 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
196 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
197 #endif
198
199 #define CONFIG_ENABLE_36BIT_PHYS
200
201 #define CONFIG_ADDR_MAP
202 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
203
204 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
205 #define CONFIG_SYS_MEMTEST_END 0x00400000
206
207 /*
208 * Config the L3 Cache as L3 SRAM
209 */
210 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
211 /*
212 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
213 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
214 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
215 */
216 #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
217 #define CONFIG_SYS_L3_SIZE 256 << 10
218 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
219 #ifdef CONFIG_RAMBOOT_PBL
220 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
221 #endif
222 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
223 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
224 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
225
226 #define CONFIG_SYS_DCSRBAR 0xf0000000
227 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
228
229 /*
230 * DDR Setup
231 */
232 #define CONFIG_VERY_BIG_RAM
233 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
234 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
235
236 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
237 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
238
239 #define CONFIG_DDR_SPD
240
241 #define CONFIG_SYS_SPD_BUS_NUM 0
242 #define SPD_EEPROM_ADDRESS 0x51
243
244 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
245
246 /*
247 * IFC Definitions
248 */
249 #define CONFIG_SYS_FLASH_BASE 0xe8000000
250 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
251
252 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
253 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
254 CSPR_PORT_SIZE_16 | \
255 CSPR_MSEL_NOR | \
256 CSPR_V)
257 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
258
259 /*
260 * TDM Definition
261 */
262 #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
263
264 /* NOR Flash Timing Params */
265 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
266 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
267 FTIM0_NOR_TEADC(0x5) | \
268 FTIM0_NOR_TEAHC(0x5))
269 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
270 FTIM1_NOR_TRAD_NOR(0x1A) |\
271 FTIM1_NOR_TSEQRAD_NOR(0x13))
272 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
273 FTIM2_NOR_TCH(0x4) | \
274 FTIM2_NOR_TWPH(0x0E) | \
275 FTIM2_NOR_TWP(0x1c))
276 #define CONFIG_SYS_NOR_FTIM3 0x0
277
278 #define CONFIG_SYS_FLASH_QUIET_TEST
279 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
280
281 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
282 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
283 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
284 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
285
286 #define CONFIG_SYS_FLASH_EMPTY_INFO
287 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
288
289 /* CPLD on IFC */
290 #define CPLD_LBMAP_MASK 0x3F
291 #define CPLD_BANK_SEL_MASK 0x07
292 #define CPLD_BANK_OVERRIDE 0x40
293 #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
294 #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
295 #define CPLD_LBMAP_RESET 0xFF
296 #define CPLD_LBMAP_SHIFT 0x03
297
298 #if defined(CONFIG_TARGET_T1042RDB_PI)
299 #define CPLD_DIU_SEL_DFP 0x80
300 #elif defined(CONFIG_TARGET_T1042D4RDB)
301 #define CPLD_DIU_SEL_DFP 0xc0
302 #endif
303
304 #if defined(CONFIG_TARGET_T1040D4RDB)
305 #define CPLD_INT_MASK_ALL 0xFF
306 #define CPLD_INT_MASK_THERM 0x80
307 #define CPLD_INT_MASK_DVI_DFP 0x40
308 #define CPLD_INT_MASK_QSGMII1 0x20
309 #define CPLD_INT_MASK_QSGMII2 0x10
310 #define CPLD_INT_MASK_SGMI1 0x08
311 #define CPLD_INT_MASK_SGMI2 0x04
312 #define CPLD_INT_MASK_TDMR1 0x02
313 #define CPLD_INT_MASK_TDMR2 0x01
314 #endif
315
316 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
317 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
318 #define CONFIG_SYS_CSPR2_EXT (0xf)
319 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
320 | CSPR_PORT_SIZE_8 \
321 | CSPR_MSEL_GPCM \
322 | CSPR_V)
323 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
324 #define CONFIG_SYS_CSOR2 0x0
325 /* CPLD Timing parameters for IFC CS2 */
326 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
327 FTIM0_GPCM_TEADC(0x0e) | \
328 FTIM0_GPCM_TEAHC(0x0e))
329 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
330 FTIM1_GPCM_TRAD(0x1f))
331 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
332 FTIM2_GPCM_TCH(0x8) | \
333 FTIM2_GPCM_TWP(0x1f))
334 #define CONFIG_SYS_CS2_FTIM3 0x0
335
336 /* NAND Flash on IFC */
337 #define CONFIG_NAND_FSL_IFC
338 #define CONFIG_SYS_NAND_BASE 0xff800000
339 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
340
341 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
342 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
343 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
344 | CSPR_MSEL_NAND /* MSEL = NAND */ \
345 | CSPR_V)
346 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
347
348 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
349 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
350 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
351 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
352 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
353 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
354 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
355
356 #define CONFIG_SYS_NAND_ONFI_DETECTION
357
358 /* ONFI NAND Flash mode0 Timing Params */
359 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
360 FTIM0_NAND_TWP(0x18) | \
361 FTIM0_NAND_TWCHT(0x07) | \
362 FTIM0_NAND_TWH(0x0a))
363 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
364 FTIM1_NAND_TWBE(0x39) | \
365 FTIM1_NAND_TRR(0x0e) | \
366 FTIM1_NAND_TRP(0x18))
367 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
368 FTIM2_NAND_TREH(0x0a) | \
369 FTIM2_NAND_TWHRE(0x1e))
370 #define CONFIG_SYS_NAND_FTIM3 0x0
371
372 #define CONFIG_SYS_NAND_DDR_LAW 11
373 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
374 #define CONFIG_SYS_MAX_NAND_DEVICE 1
375
376 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
377
378 #if defined(CONFIG_NAND)
379 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
380 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
381 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
382 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
383 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
384 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
385 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
386 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
387 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
388 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
389 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
390 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
391 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
392 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
393 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
394 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
395 #else
396 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
397 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
398 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
399 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
400 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
401 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
402 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
403 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
404 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
405 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
406 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
407 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
408 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
409 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
410 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
411 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
412 #endif
413
414 #ifdef CONFIG_SPL_BUILD
415 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
416 #else
417 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
418 #endif
419
420 #if defined(CONFIG_RAMBOOT_PBL)
421 #define CONFIG_SYS_RAMBOOT
422 #endif
423
424 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
425 #if defined(CONFIG_NAND)
426 #define CONFIG_A008044_WORKAROUND
427 #endif
428 #endif
429
430 #define CONFIG_HWCONFIG
431
432 /* define to use L1 as initial stack */
433 #define CONFIG_L1_INIT_RAM
434 #define CONFIG_SYS_INIT_RAM_LOCK
435 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
436 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
437 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
438 /* The assembler doesn't like typecast */
439 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
440 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
441 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
442 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
443
444 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
445 GENERATED_GBL_DATA_SIZE)
446 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
447
448 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
449 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
450
451 /* Serial Port - controlled on board with jumper J8
452 * open - index 2
453 * shorted - index 1
454 */
455 #define CONFIG_SYS_NS16550_SERIAL
456 #define CONFIG_SYS_NS16550_REG_SIZE 1
457 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
458
459 #define CONFIG_SYS_BAUDRATE_TABLE \
460 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
461
462 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
463 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
464 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
465 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
466
467 #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
468 /* Video */
469 #define CONFIG_FSL_DIU_FB
470
471 #ifdef CONFIG_FSL_DIU_FB
472 #define CONFIG_FSL_DIU_CH7301
473 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
474 #define CONFIG_VIDEO_LOGO
475 #define CONFIG_VIDEO_BMP_LOGO
476 #endif
477 #endif
478
479 /* I2C */
480 #define CONFIG_SYS_I2C
481 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
482 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
483 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
484 #define CONFIG_SYS_FSL_I2C3_SPEED 400000
485 #define CONFIG_SYS_FSL_I2C4_SPEED 400000
486 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
487 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
488 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
489 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
490 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
491 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
492 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
493 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
494
495 /* I2C bus multiplexer */
496 #define I2C_MUX_PCA_ADDR 0x70
497 #define I2C_MUX_CH_DEFAULT 0x8
498
499 #if defined(CONFIG_TARGET_T1042RDB_PI) || \
500 defined(CONFIG_TARGET_T1040D4RDB) || \
501 defined(CONFIG_TARGET_T1042D4RDB)
502 /* LDI/DVI Encoder for display */
503 #define CONFIG_SYS_I2C_LDI_ADDR 0x38
504 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
505
506 /*
507 * RTC configuration
508 */
509 #define RTC
510 #define CONFIG_RTC_DS1337 1
511 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
512
513 /*DVI encoder*/
514 #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
515 #endif
516
517 /*
518 * eSPI - Enhanced SPI
519 */
520
521 /*
522 * General PCI
523 * Memory space is mapped 1-1, but I/O space must start from 0.
524 */
525
526 #ifdef CONFIG_PCI
527 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
528 #ifdef CONFIG_PCIE1
529 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
530 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
531 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
532 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
533 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
534 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
535 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
536 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
537 #endif
538
539 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
540 #ifdef CONFIG_PCIE2
541 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
542 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
543 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
544 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
545 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
546 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
547 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
548 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
549 #endif
550
551 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
552 #ifdef CONFIG_PCIE3
553 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
554 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
555 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
556 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
557 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
558 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
559 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
560 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
561 #endif
562
563 /* controller 4, Base address 203000 */
564 #ifdef CONFIG_PCIE4
565 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
566 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
567 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
568 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
569 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
570 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
571 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
572 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
573 #endif
574
575 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
576 #endif /* CONFIG_PCI */
577
578 /* SATA */
579 #define CONFIG_FSL_SATA_V2
580 #ifdef CONFIG_FSL_SATA_V2
581 #define CONFIG_SYS_SATA_MAX_DEVICE 1
582 #define CONFIG_SATA1
583 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
584 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
585
586 #define CONFIG_LBA48
587 #endif
588
589 /*
590 * USB
591 */
592 #define CONFIG_HAS_FSL_DR_USB
593
594 #ifdef CONFIG_HAS_FSL_DR_USB
595 #ifdef CONFIG_USB_EHCI_HCD
596 #define CONFIG_USB_EHCI_FSL
597 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
598 #endif
599 #endif
600
601 #ifdef CONFIG_MMC
602 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
603 #endif
604
605 /* Qman/Bman */
606 #ifndef CONFIG_NOBQFMAN
607 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
608 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
609 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
610 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
611 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
612 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
613 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
614 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
615 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
616 CONFIG_SYS_BMAN_CENA_SIZE)
617 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
618 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
619 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
620 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
621 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
622 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
623 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
624 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
625 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
626 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
627 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
628 CONFIG_SYS_QMAN_CENA_SIZE)
629 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
630 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
631
632 #define CONFIG_SYS_DPAA_FMAN
633 #define CONFIG_SYS_DPAA_PME
634
635 #define CONFIG_U_QE
636
637 /* Default address of microcode for the Linux Fman driver */
638 #if defined(CONFIG_SPIFLASH)
639 /*
640 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
641 * env, so we got 0x110000.
642 */
643 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
644 #elif defined(CONFIG_SDCARD)
645 /*
646 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
647 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
648 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
649 */
650 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
651 #elif defined(CONFIG_NAND)
652 #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
653 #else
654 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
655 #endif
656
657 #if defined(CONFIG_SPIFLASH)
658 #define CONFIG_SYS_QE_FW_ADDR 0x130000
659 #elif defined(CONFIG_SDCARD)
660 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
661 #elif defined(CONFIG_NAND)
662 #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
663 #else
664 #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
665 #endif
666
667 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
668 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
669 #endif /* CONFIG_NOBQFMAN */
670
671 #ifdef CONFIG_SYS_DPAA_FMAN
672 #define CONFIG_PHY_VITESSE
673 #define CONFIG_PHY_REALTEK
674 #endif
675
676 #ifdef CONFIG_FMAN_ENET
677 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
678 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
679 #elif defined(CONFIG_TARGET_T1040D4RDB)
680 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
681 #elif defined(CONFIG_TARGET_T1042D4RDB)
682 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
683 #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
684 #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
685 #endif
686
687 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
688 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
689 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
690 #else
691 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
692 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
693 #endif
694
695 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
696 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
697 #define CONFIG_VSC9953
698 #ifdef CONFIG_TARGET_T1040RDB
699 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
700 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
701 #else
702 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
703 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
704 #endif
705 #endif
706
707 #define CONFIG_ETHPRIME "FM1@DTSEC4"
708 #endif
709
710 /*
711 * Environment
712 */
713 #define CONFIG_LOADS_ECHO /* echo on for serial download */
714 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
715
716 /*
717 * Miscellaneous configurable options
718 */
719 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
720
721 /*
722 * For booting Linux, the board info and command line data
723 * have to be in the first 64 MB of memory, since this is
724 * the maximum mapped by the Linux kernel during initialization.
725 */
726 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
727 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
728
729 #ifdef CONFIG_CMD_KGDB
730 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
731 #endif
732
733 /*
734 * Dynamic MTD Partition support with mtdparts
735 */
736
737 /*
738 * Environment Configuration
739 */
740 #define CONFIG_ROOTPATH "/opt/nfsroot"
741 #define CONFIG_BOOTFILE "uImage"
742 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
743
744 /* default location for tftp and bootm */
745 #define CONFIG_LOADADDR 1000000
746
747 #define __USB_PHY_TYPE utmi
748 #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
749
750 #ifdef CONFIG_TARGET_T1040RDB
751 #define FDTFILE "t1040rdb/t1040rdb.dtb"
752 #elif defined(CONFIG_TARGET_T1042RDB_PI)
753 #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
754 #elif defined(CONFIG_TARGET_T1042RDB)
755 #define FDTFILE "t1042rdb/t1042rdb.dtb"
756 #elif defined(CONFIG_TARGET_T1040D4RDB)
757 #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
758 #elif defined(CONFIG_TARGET_T1042D4RDB)
759 #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
760 #endif
761
762 #ifdef CONFIG_FSL_DIU_FB
763 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
764 #else
765 #define DIU_ENVIRONMENT
766 #endif
767
768 #define CONFIG_EXTRA_ENV_SETTINGS \
769 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
770 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
771 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
772 "netdev=eth0\0" \
773 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
774 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
775 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
776 "tftpflash=tftpboot $loadaddr $uboot && " \
777 "protect off $ubootaddr +$filesize && " \
778 "erase $ubootaddr +$filesize && " \
779 "cp.b $loadaddr $ubootaddr $filesize && " \
780 "protect on $ubootaddr +$filesize && " \
781 "cmp.b $loadaddr $ubootaddr $filesize\0" \
782 "consoledev=ttyS0\0" \
783 "ramdiskaddr=2000000\0" \
784 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
785 "fdtaddr=1e00000\0" \
786 "fdtfile=" __stringify(FDTFILE) "\0" \
787 "bdev=sda3\0"
788
789 #define CONFIG_LINUX \
790 "setenv bootargs root=/dev/ram rw " \
791 "console=$consoledev,$baudrate $othbootargs;" \
792 "setenv ramdiskaddr 0x02000000;" \
793 "setenv fdtaddr 0x00c00000;" \
794 "setenv loadaddr 0x1000000;" \
795 "bootm $loadaddr $ramdiskaddr $fdtaddr"
796
797 #define CONFIG_HDBOOT \
798 "setenv bootargs root=/dev/$bdev rw " \
799 "console=$consoledev,$baudrate $othbootargs;" \
800 "tftp $loadaddr $bootfile;" \
801 "tftp $fdtaddr $fdtfile;" \
802 "bootm $loadaddr - $fdtaddr"
803
804 #define CONFIG_NFSBOOTCOMMAND \
805 "setenv bootargs root=/dev/nfs rw " \
806 "nfsroot=$serverip:$rootpath " \
807 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
808 "console=$consoledev,$baudrate $othbootargs;" \
809 "tftp $loadaddr $bootfile;" \
810 "tftp $fdtaddr $fdtfile;" \
811 "bootm $loadaddr - $fdtaddr"
812
813 #define CONFIG_RAMBOOTCOMMAND \
814 "setenv bootargs root=/dev/ram rw " \
815 "console=$consoledev,$baudrate $othbootargs;" \
816 "tftp $ramdiskaddr $ramdiskfile;" \
817 "tftp $loadaddr $bootfile;" \
818 "tftp $fdtaddr $fdtfile;" \
819 "bootm $loadaddr $ramdiskaddr $fdtaddr"
820
821 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
822
823 #include <asm/fsl_secure_boot.h>
824
825 #endif /* __CONFIG_H */