1 From 54a31b334162e8dc2ea891057ddeab42978db8b3 Mon Sep 17 00:00:00 2001
2 From: Luka Perkov <luka@openwrt.org>
3 Date: Sat, 2 Mar 2013 23:34:00 +0100
4 Subject: MIPS: add board support for Arcadyan ARV7518
6 Signed-off-by: Luka Perkov <luka@openwrt.org>
7 Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
9 diff --git a/board/arcadyan/arv7518pw/Makefile b/board/arcadyan/arv7518pw/Makefile
11 index 0000000..3a547c2
13 +++ b/board/arcadyan/arv7518pw/Makefile
16 +# Copyright (C) 2000-2011 Wolfgang Denk, DENX Software Engineering, wd@denx.de
18 +# SPDX-License-Identifier: GPL-2.0+
21 +include $(TOPDIR)/config.mk
23 +LIB = $(obj)lib$(BOARD).o
27 +SRCS := $(SOBJS:.o=.S) $(COBJS:.o=.c)
28 +OBJS := $(addprefix $(obj),$(COBJS))
29 +SOBJS := $(addprefix $(obj),$(SOBJS))
31 +$(LIB): $(obj).depend $(OBJS) $(SOBJS)
32 + $(call cmd_link_o_target, $(OBJS) $(SOBJS))
34 +#########################################################################
36 +# defines $(obj).depend target
37 +include $(SRCTREE)/rules.mk
39 +sinclude $(obj).depend
41 +#########################################################################
42 diff --git a/board/arcadyan/arv7518pw/arv7518pw.c b/board/arcadyan/arv7518pw/arv7518pw.c
44 index 0000000..a9dfd03
46 +++ b/board/arcadyan/arv7518pw/arv7518pw.c
49 + * Copyright (C) 2012 Luka Perkov <luka@openwrt.org>
51 + * SPDX-License-Identifier: GPL-2.0+
56 +#include <asm/gpio.h>
57 +#include <asm/lantiq/eth.h>
58 +#include <asm/lantiq/reset.h>
59 +#include <asm/lantiq/chipid.h>
61 +int board_early_init_f(void)
68 + puts("Board: " CONFIG_BOARD_NAME "\n");
69 + ltq_chip_print_info();
74 +static const struct ltq_eth_port_config eth_port_config[] = {
75 + /* MAC0: Atheros ar8216 switch */
76 + { 0, 0x0, LTQ_ETH_PORT_SWITCH, PHY_INTERFACE_MODE_NONE },
79 +static const struct ltq_eth_board_config eth_board_config = {
80 + .ports = eth_port_config,
81 + .num_ports = ARRAY_SIZE(eth_port_config),
84 +int board_eth_init(bd_t *bis)
86 + return ltq_eth_initialize(ð_board_config);
89 +static struct switch_device ar8216_dev = {
95 +int board_switch_init(void)
97 + return switch_device_register(&ar8216_dev);
99 diff --git a/board/arcadyan/arv7518pw/config.mk b/board/arcadyan/arv7518pw/config.mk
101 index 0000000..9d8953b
103 +++ b/board/arcadyan/arv7518pw/config.mk
106 +# Copyright (C) 2011-2013 Daniel Schwierzeck, daniel.schwierzeck@gmail.com
108 +# SPDX-License-Identifier: GPL-2.0+
111 +PLATFORM_CPPFLAGS += -I$(TOPDIR)/board/$(BOARDDIR)
112 diff --git a/board/arcadyan/arv7518pw/ddr_settings.h b/board/arcadyan/arv7518pw/ddr_settings.h
114 index 0000000..8b5e9c5
116 +++ b/board/arcadyan/arv7518pw/ddr_settings.h
119 + * Copyright (C) 2012-2013 Luka Perkov <luka@openwrt.org>
121 + * This file has been generated with lantiq_ram_extract_magic.awk script.
123 + * SPDX-License-Identifier: GPL-2.0+
126 +#define MC_DC00_VALUE 0x1B1B
127 +#define MC_DC01_VALUE 0x0
128 +#define MC_DC02_VALUE 0x0
129 +#define MC_DC03_VALUE 0x0
130 +#define MC_DC04_VALUE 0x0
131 +#define MC_DC05_VALUE 0x200
132 +#define MC_DC06_VALUE 0x605
133 +#define MC_DC07_VALUE 0x303
134 +#define MC_DC08_VALUE 0x102
135 +#define MC_DC09_VALUE 0x70A
136 +#define MC_DC10_VALUE 0x203
137 +#define MC_DC11_VALUE 0xC02
138 +#define MC_DC12_VALUE 0x1C8
139 +#define MC_DC13_VALUE 0x1
140 +#define MC_DC14_VALUE 0x0
141 +#define MC_DC15_VALUE 0x134
142 +#define MC_DC16_VALUE 0xC800
143 +#define MC_DC17_VALUE 0xD
144 +#define MC_DC18_VALUE 0x301
145 +#define MC_DC19_VALUE 0x200
146 +#define MC_DC20_VALUE 0xA03
147 +#define MC_DC21_VALUE 0x1400
148 +#define MC_DC22_VALUE 0x1414
149 +#define MC_DC23_VALUE 0x0
150 +#define MC_DC24_VALUE 0x5B
151 +#define MC_DC25_VALUE 0x0
152 +#define MC_DC26_VALUE 0x0
153 +#define MC_DC27_VALUE 0x0
154 +#define MC_DC28_VALUE 0x510
155 +#define MC_DC29_VALUE 0x4E20
156 +#define MC_DC30_VALUE 0x8235
157 +#define MC_DC31_VALUE 0x0
158 +#define MC_DC32_VALUE 0x0
159 +#define MC_DC33_VALUE 0x0
160 +#define MC_DC34_VALUE 0x0
161 +#define MC_DC35_VALUE 0x0
162 +#define MC_DC36_VALUE 0x0
163 +#define MC_DC37_VALUE 0x0
164 +#define MC_DC38_VALUE 0x0
165 +#define MC_DC39_VALUE 0x0
166 +#define MC_DC40_VALUE 0x0
167 +#define MC_DC41_VALUE 0x0
168 +#define MC_DC42_VALUE 0x0
169 +#define MC_DC43_VALUE 0x0
170 +#define MC_DC44_VALUE 0x0
171 +#define MC_DC45_VALUE 0x500
172 +#define MC_DC46_VALUE 0x0
173 diff --git a/boards.cfg b/boards.cfg
174 index f300d5a..e832423 100644
177 @@ -505,6 +505,9 @@ Active mips mips32 au1x00 - pb1x00
178 Active mips mips32 danube arcadyan arv4519pw arv4519pw_brn arv4519pw:SYS_BOOT_BRN Luka Perkov <luka@openwrt.org>
179 Active mips mips32 danube arcadyan arv4519pw arv4519pw_nor arv4519pw:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
180 Active mips mips32 danube arcadyan arv4519pw arv4519pw_ram arv4519pw:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
181 +Active mips mips32 danube arcadyan arv7518pw arv7518pw_brn arv7518pw:SYS_BOOT_BRN Luka Perkov <luka@openwrt.org>
182 +Active mips mips32 danube arcadyan arv7518pw arv7518pw_nor arv7518pw:SYS_BOOT_NOR Luka Perkov <luka@openwrt.org>
183 +Active mips mips32 danube arcadyan arv7518pw arv7518pw_ram arv7518pw:SYS_BOOT_RAM Luka Perkov <luka@openwrt.org>
184 Active mips mips32 danube lantiq easy50712 easy50712_nor easy50712:SYS_BOOT_NOR Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
185 Active mips mips32 danube lantiq easy50712 easy50712_norspl easy50712:SYS_BOOT_NORSPL Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
186 Active mips mips32 danube lantiq easy50712 easy50712_ram easy50712:SYS_BOOT_RAM Daniel Schwierzeck <daniel.schwierzeck@gmail.com>
187 diff --git a/include/configs/arv7518pw.h b/include/configs/arv7518pw.h
189 index 0000000..8cf1708
191 +++ b/include/configs/arv7518pw.h
194 + * Copyright (C) 2012-2013 Luka Perkov <luka@openwrt.org>
196 + * SPDX-License-Identifier: GPL-2.0+
202 +#define CONFIG_MACH_TYPE "ARV7518PW"
203 +#define CONFIG_IDENT_STRING " "CONFIG_MACH_TYPE
204 +#define CONFIG_BOARD_NAME "Arcadyan ARV7518PW"
207 +#define CONFIG_LTQ_SUPPORT_UART /* Enable ASC and UART */
209 +#define CONFIG_LTQ_SUPPORT_ETHERNET /* Enable ethernet */
211 +#define CONFIG_LTQ_SUPPORT_NOR_FLASH /* Have a parallel NOR flash */
213 +/* Switch devices */
214 +#define CONFIG_SWITCH_MULTI
215 +#define CONFIG_SWITCH_AR8216
218 +#if defined(CONFIG_SYS_BOOT_NOR)
219 +#define CONFIG_ENV_IS_IN_FLASH
220 +#define CONFIG_ENV_OVERWRITE
221 +#define CONFIG_ENV_OFFSET (192 * 1024)
222 +#define CONFIG_ENV_SECT_SIZE (64 * 1024)
224 +#define CONFIG_ENV_IS_NOWHERE
227 +#define CONFIG_ENV_SIZE (8 * 1024)
228 +#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
230 +/* Brnboot loadable image */
231 +#if defined(CONFIG_SYS_BOOT_BRN)
232 +#define CONFIG_SYS_TEXT_BASE 0x80002000
233 +#define CONFIG_SKIP_LOWLEVEL_INIT
234 +#define CONFIG_SYS_DISABLE_CACHE
235 +#define CONFIG_ENV_OVERWRITE 1
239 +#define CONFIG_LTQ_ADVANCED_CONSOLE
240 +#define CONFIG_BAUDRATE 115200
241 +#define CONFIG_CONSOLE_ASC 1
242 +#define CONFIG_CONSOLE_DEV "ttyLTQ1"
244 +/* Pull in default board configs for Lantiq XWAY Danube */
245 +#include <asm/lantiq/config.h>
246 +#include <asm/arch/config.h>
248 +/* Pull in default OpenWrt configs for Lantiq SoC */
249 +#include "openwrt-lantiq-common.h"
251 +#define CONFIG_ENV_UPDATE_UBOOT_NOR \
252 + "update-uboot-nor=run load-uboot-nor write-uboot-nor\0"
254 +#define CONFIG_EXTRA_ENV_SETTINGS \
255 + CONFIG_ENV_LANTIQ_DEFAULTS \
256 + CONFIG_ENV_UPDATE_UBOOT_NOR \
257 + "kernel_addr=0xB0040000\0"
259 +#endif /* __CONFIG_H */