b540a56a3abbc31072dd53eef334cb96e6953e7f
[openwrt/staging/jow.git] / target / linux / ath79 / files / drivers / net / ethernet / atheros / ag71xx / ag71xx_main.c
1 /*
2 * Atheros AR71xx built-in ethernet mac driver
3 *
4 * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * Based on Atheros' AG7100 driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14 #include <linux/sizes.h>
15 #include <linux/of_net.h>
16 #include <linux/of_address.h>
17 #include <linux/of_platform.h>
18 #include "ag71xx.h"
19
20 #define AG71XX_DEFAULT_MSG_ENABLE \
21 (NETIF_MSG_DRV \
22 | NETIF_MSG_PROBE \
23 | NETIF_MSG_LINK \
24 | NETIF_MSG_TIMER \
25 | NETIF_MSG_IFDOWN \
26 | NETIF_MSG_IFUP \
27 | NETIF_MSG_RX_ERR \
28 | NETIF_MSG_TX_ERR)
29
30 static int ag71xx_msg_level = -1;
31
32 module_param_named(msg_level, ag71xx_msg_level, int, 0);
33 MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
34
35 #define ETH_SWITCH_HEADER_LEN 2
36
37 static int ag71xx_tx_packets(struct ag71xx *ag, bool flush);
38
39 static inline unsigned int ag71xx_max_frame_len(unsigned int mtu)
40 {
41 return ETH_SWITCH_HEADER_LEN + ETH_HLEN + VLAN_HLEN + mtu + ETH_FCS_LEN;
42 }
43
44 static void ag71xx_dump_dma_regs(struct ag71xx *ag)
45 {
46 DBG("%s: dma_tx_ctrl=%08x, dma_tx_desc=%08x, dma_tx_status=%08x\n",
47 ag->dev->name,
48 ag71xx_rr(ag, AG71XX_REG_TX_CTRL),
49 ag71xx_rr(ag, AG71XX_REG_TX_DESC),
50 ag71xx_rr(ag, AG71XX_REG_TX_STATUS));
51
52 DBG("%s: dma_rx_ctrl=%08x, dma_rx_desc=%08x, dma_rx_status=%08x\n",
53 ag->dev->name,
54 ag71xx_rr(ag, AG71XX_REG_RX_CTRL),
55 ag71xx_rr(ag, AG71XX_REG_RX_DESC),
56 ag71xx_rr(ag, AG71XX_REG_RX_STATUS));
57 }
58
59 static void ag71xx_dump_regs(struct ag71xx *ag)
60 {
61 DBG("%s: mac_cfg1=%08x, mac_cfg2=%08x, ipg=%08x, hdx=%08x, mfl=%08x\n",
62 ag->dev->name,
63 ag71xx_rr(ag, AG71XX_REG_MAC_CFG1),
64 ag71xx_rr(ag, AG71XX_REG_MAC_CFG2),
65 ag71xx_rr(ag, AG71XX_REG_MAC_IPG),
66 ag71xx_rr(ag, AG71XX_REG_MAC_HDX),
67 ag71xx_rr(ag, AG71XX_REG_MAC_MFL));
68 DBG("%s: mac_ifctl=%08x, mac_addr1=%08x, mac_addr2=%08x\n",
69 ag->dev->name,
70 ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL),
71 ag71xx_rr(ag, AG71XX_REG_MAC_ADDR1),
72 ag71xx_rr(ag, AG71XX_REG_MAC_ADDR2));
73 DBG("%s: fifo_cfg0=%08x, fifo_cfg1=%08x, fifo_cfg2=%08x\n",
74 ag->dev->name,
75 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG0),
76 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG1),
77 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG2));
78 DBG("%s: fifo_cfg3=%08x, fifo_cfg4=%08x, fifo_cfg5=%08x\n",
79 ag->dev->name,
80 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG3),
81 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG4),
82 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5));
83 }
84
85 static inline void ag71xx_dump_intr(struct ag71xx *ag, char *label, u32 intr)
86 {
87 DBG("%s: %s intr=%08x %s%s%s%s%s%s\n",
88 ag->dev->name, label, intr,
89 (intr & AG71XX_INT_TX_PS) ? "TXPS " : "",
90 (intr & AG71XX_INT_TX_UR) ? "TXUR " : "",
91 (intr & AG71XX_INT_TX_BE) ? "TXBE " : "",
92 (intr & AG71XX_INT_RX_PR) ? "RXPR " : "",
93 (intr & AG71XX_INT_RX_OF) ? "RXOF " : "",
94 (intr & AG71XX_INT_RX_BE) ? "RXBE " : "");
95 }
96
97 static void ag71xx_ring_tx_clean(struct ag71xx *ag)
98 {
99 struct ag71xx_ring *ring = &ag->tx_ring;
100 struct net_device *dev = ag->dev;
101 int ring_mask = BIT(ring->order) - 1;
102 u32 bytes_compl = 0, pkts_compl = 0;
103
104 while (ring->curr != ring->dirty) {
105 struct ag71xx_desc *desc;
106 u32 i = ring->dirty & ring_mask;
107
108 desc = ag71xx_ring_desc(ring, i);
109 if (!ag71xx_desc_empty(desc)) {
110 desc->ctrl = 0;
111 dev->stats.tx_errors++;
112 }
113
114 if (ring->buf[i].skb) {
115 bytes_compl += ring->buf[i].len;
116 pkts_compl++;
117 dev_kfree_skb_any(ring->buf[i].skb);
118 }
119 ring->buf[i].skb = NULL;
120 ring->dirty++;
121 }
122
123 /* flush descriptors */
124 wmb();
125
126 netdev_completed_queue(dev, pkts_compl, bytes_compl);
127 }
128
129 static void ag71xx_ring_tx_init(struct ag71xx *ag)
130 {
131 struct ag71xx_ring *ring = &ag->tx_ring;
132 int ring_size = BIT(ring->order);
133 int ring_mask = ring_size - 1;
134 int i;
135
136 for (i = 0; i < ring_size; i++) {
137 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, i);
138
139 desc->next = (u32) (ring->descs_dma +
140 AG71XX_DESC_SIZE * ((i + 1) & ring_mask));
141
142 desc->ctrl = DESC_EMPTY;
143 ring->buf[i].skb = NULL;
144 }
145
146 /* flush descriptors */
147 wmb();
148
149 ring->curr = 0;
150 ring->dirty = 0;
151 netdev_reset_queue(ag->dev);
152 }
153
154 static void ag71xx_ring_rx_clean(struct ag71xx *ag)
155 {
156 struct ag71xx_ring *ring = &ag->rx_ring;
157 int ring_size = BIT(ring->order);
158 int i;
159
160 if (!ring->buf)
161 return;
162
163 for (i = 0; i < ring_size; i++)
164 if (ring->buf[i].rx_buf) {
165 dma_unmap_single(&ag->pdev->dev, ring->buf[i].dma_addr,
166 ag->rx_buf_size, DMA_FROM_DEVICE);
167 skb_free_frag(ring->buf[i].rx_buf);
168 }
169 }
170
171 static int ag71xx_buffer_size(struct ag71xx *ag)
172 {
173 return ag->rx_buf_size +
174 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
175 }
176
177 static bool ag71xx_fill_rx_buf(struct ag71xx *ag, struct ag71xx_buf *buf,
178 int offset,
179 void *(*alloc)(unsigned int size))
180 {
181 struct ag71xx_ring *ring = &ag->rx_ring;
182 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, buf - &ring->buf[0]);
183 void *data;
184
185 data = alloc(ag71xx_buffer_size(ag));
186 if (!data)
187 return false;
188
189 buf->rx_buf = data;
190 buf->dma_addr = dma_map_single(&ag->pdev->dev, data, ag->rx_buf_size,
191 DMA_FROM_DEVICE);
192 desc->data = (u32) buf->dma_addr + offset;
193 return true;
194 }
195
196 static int ag71xx_ring_rx_init(struct ag71xx *ag)
197 {
198 struct ag71xx_ring *ring = &ag->rx_ring;
199 int ring_size = BIT(ring->order);
200 int ring_mask = BIT(ring->order) - 1;
201 unsigned int i;
202 int ret;
203
204 ret = 0;
205 for (i = 0; i < ring_size; i++) {
206 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, i);
207
208 desc->next = (u32) (ring->descs_dma +
209 AG71XX_DESC_SIZE * ((i + 1) & ring_mask));
210
211 DBG("ag71xx: RX desc at %p, next is %08x\n",
212 desc, desc->next);
213 }
214
215 for (i = 0; i < ring_size; i++) {
216 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, i);
217
218 if (!ag71xx_fill_rx_buf(ag, &ring->buf[i], ag->rx_buf_offset,
219 netdev_alloc_frag)) {
220 ret = -ENOMEM;
221 break;
222 }
223
224 desc->ctrl = DESC_EMPTY;
225 }
226
227 /* flush descriptors */
228 wmb();
229
230 ring->curr = 0;
231 ring->dirty = 0;
232
233 return ret;
234 }
235
236 static int ag71xx_ring_rx_refill(struct ag71xx *ag)
237 {
238 struct ag71xx_ring *ring = &ag->rx_ring;
239 int ring_mask = BIT(ring->order) - 1;
240 unsigned int count;
241 int offset = ag->rx_buf_offset;
242
243 count = 0;
244 for (; ring->curr - ring->dirty > 0; ring->dirty++) {
245 struct ag71xx_desc *desc;
246 unsigned int i;
247
248 i = ring->dirty & ring_mask;
249 desc = ag71xx_ring_desc(ring, i);
250
251 if (!ring->buf[i].rx_buf &&
252 !ag71xx_fill_rx_buf(ag, &ring->buf[i], offset,
253 napi_alloc_frag))
254 break;
255
256 desc->ctrl = DESC_EMPTY;
257 count++;
258 }
259
260 /* flush descriptors */
261 wmb();
262
263 DBG("%s: %u rx descriptors refilled\n", ag->dev->name, count);
264
265 return count;
266 }
267
268 static int ag71xx_rings_init(struct ag71xx *ag)
269 {
270 struct ag71xx_ring *tx = &ag->tx_ring;
271 struct ag71xx_ring *rx = &ag->rx_ring;
272 int ring_size = BIT(tx->order) + BIT(rx->order);
273 int tx_size = BIT(tx->order);
274
275 tx->buf = kzalloc(ring_size * sizeof(*tx->buf), GFP_KERNEL);
276 if (!tx->buf)
277 return -ENOMEM;
278
279 tx->descs_cpu = dma_alloc_coherent(&ag->pdev->dev, ring_size * AG71XX_DESC_SIZE,
280 &tx->descs_dma, GFP_KERNEL);
281 if (!tx->descs_cpu) {
282 kfree(tx->buf);
283 tx->buf = NULL;
284 return -ENOMEM;
285 }
286
287 rx->buf = &tx->buf[BIT(tx->order)];
288 rx->descs_cpu = ((void *)tx->descs_cpu) + tx_size * AG71XX_DESC_SIZE;
289 rx->descs_dma = tx->descs_dma + tx_size * AG71XX_DESC_SIZE;
290
291 ag71xx_ring_tx_init(ag);
292 return ag71xx_ring_rx_init(ag);
293 }
294
295 static void ag71xx_rings_free(struct ag71xx *ag)
296 {
297 struct ag71xx_ring *tx = &ag->tx_ring;
298 struct ag71xx_ring *rx = &ag->rx_ring;
299 int ring_size = BIT(tx->order) + BIT(rx->order);
300
301 if (tx->descs_cpu)
302 dma_free_coherent(&ag->pdev->dev, ring_size * AG71XX_DESC_SIZE,
303 tx->descs_cpu, tx->descs_dma);
304
305 kfree(tx->buf);
306
307 tx->descs_cpu = NULL;
308 rx->descs_cpu = NULL;
309 tx->buf = NULL;
310 rx->buf = NULL;
311 }
312
313 static void ag71xx_rings_cleanup(struct ag71xx *ag)
314 {
315 ag71xx_ring_rx_clean(ag);
316 ag71xx_ring_tx_clean(ag);
317 ag71xx_rings_free(ag);
318
319 netdev_reset_queue(ag->dev);
320 }
321
322 static unsigned char *ag71xx_speed_str(struct ag71xx *ag)
323 {
324 switch (ag->speed) {
325 case SPEED_1000:
326 return "1000";
327 case SPEED_100:
328 return "100";
329 case SPEED_10:
330 return "10";
331 }
332
333 return "?";
334 }
335
336 static void ag71xx_hw_set_macaddr(struct ag71xx *ag, unsigned char *mac)
337 {
338 u32 t;
339
340 t = (((u32) mac[5]) << 24) | (((u32) mac[4]) << 16)
341 | (((u32) mac[3]) << 8) | ((u32) mac[2]);
342
343 ag71xx_wr(ag, AG71XX_REG_MAC_ADDR1, t);
344
345 t = (((u32) mac[1]) << 24) | (((u32) mac[0]) << 16);
346 ag71xx_wr(ag, AG71XX_REG_MAC_ADDR2, t);
347 }
348
349 static void ag71xx_dma_reset(struct ag71xx *ag)
350 {
351 u32 val;
352 int i;
353
354 ag71xx_dump_dma_regs(ag);
355
356 /* stop RX and TX */
357 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, 0);
358 ag71xx_wr(ag, AG71XX_REG_TX_CTRL, 0);
359
360 /*
361 * give the hardware some time to really stop all rx/tx activity
362 * clearing the descriptors too early causes random memory corruption
363 */
364 mdelay(1);
365
366 /* clear descriptor addresses */
367 ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->stop_desc_dma);
368 ag71xx_wr(ag, AG71XX_REG_RX_DESC, ag->stop_desc_dma);
369
370 /* clear pending RX/TX interrupts */
371 for (i = 0; i < 256; i++) {
372 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_PR);
373 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_PS);
374 }
375
376 /* clear pending errors */
377 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_BE | RX_STATUS_OF);
378 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_BE | TX_STATUS_UR);
379
380 val = ag71xx_rr(ag, AG71XX_REG_RX_STATUS);
381 if (val)
382 pr_alert("%s: unable to clear DMA Rx status: %08x\n",
383 ag->dev->name, val);
384
385 val = ag71xx_rr(ag, AG71XX_REG_TX_STATUS);
386
387 /* mask out reserved bits */
388 val &= ~0xff000000;
389
390 if (val)
391 pr_alert("%s: unable to clear DMA Tx status: %08x\n",
392 ag->dev->name, val);
393
394 ag71xx_dump_dma_regs(ag);
395 }
396
397 #define MAC_CFG1_INIT (MAC_CFG1_RXE | MAC_CFG1_TXE | \
398 MAC_CFG1_SRX | MAC_CFG1_STX)
399
400 #define FIFO_CFG0_INIT (FIFO_CFG0_ALL << FIFO_CFG0_ENABLE_SHIFT)
401
402 #define FIFO_CFG4_INIT (FIFO_CFG4_DE | FIFO_CFG4_DV | FIFO_CFG4_FC | \
403 FIFO_CFG4_CE | FIFO_CFG4_CR | FIFO_CFG4_LM | \
404 FIFO_CFG4_LO | FIFO_CFG4_OK | FIFO_CFG4_MC | \
405 FIFO_CFG4_BC | FIFO_CFG4_DR | FIFO_CFG4_LE | \
406 FIFO_CFG4_CF | FIFO_CFG4_PF | FIFO_CFG4_UO | \
407 FIFO_CFG4_VT)
408
409 #define FIFO_CFG5_INIT (FIFO_CFG5_DE | FIFO_CFG5_DV | FIFO_CFG5_FC | \
410 FIFO_CFG5_CE | FIFO_CFG5_LO | FIFO_CFG5_OK | \
411 FIFO_CFG5_MC | FIFO_CFG5_BC | FIFO_CFG5_DR | \
412 FIFO_CFG5_CF | FIFO_CFG5_PF | FIFO_CFG5_VT | \
413 FIFO_CFG5_LE | FIFO_CFG5_FT | FIFO_CFG5_16 | \
414 FIFO_CFG5_17 | FIFO_CFG5_SF)
415
416 static void ag71xx_hw_stop(struct ag71xx *ag)
417 {
418 /* disable all interrupts and stop the rx/tx engine */
419 ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, 0);
420 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, 0);
421 ag71xx_wr(ag, AG71XX_REG_TX_CTRL, 0);
422 }
423
424 static void ag71xx_hw_setup(struct ag71xx *ag)
425 {
426 struct device_node *np = ag->pdev->dev.of_node;
427 u32 init = MAC_CFG1_INIT;
428
429 /* setup MAC configuration registers */
430 if (of_property_read_bool(np, "flow-control"))
431 init |= MAC_CFG1_TFC | MAC_CFG1_RFC;
432 ag71xx_wr(ag, AG71XX_REG_MAC_CFG1, init);
433
434 ag71xx_sb(ag, AG71XX_REG_MAC_CFG2,
435 MAC_CFG2_PAD_CRC_EN | MAC_CFG2_LEN_CHECK);
436
437 /* setup max frame length to zero */
438 ag71xx_wr(ag, AG71XX_REG_MAC_MFL, 0);
439
440 /* setup FIFO configuration registers */
441 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG0, FIFO_CFG0_INIT);
442 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG1, ag->fifodata[0]);
443 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG2, ag->fifodata[1]);
444 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG4, FIFO_CFG4_INIT);
445 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, FIFO_CFG5_INIT);
446 }
447
448 static void ag71xx_hw_init(struct ag71xx *ag)
449 {
450 ag71xx_hw_stop(ag);
451
452 ag71xx_sb(ag, AG71XX_REG_MAC_CFG1, MAC_CFG1_SR);
453 udelay(20);
454
455 reset_control_assert(ag->mac_reset);
456 if (ag->mdio_reset)
457 reset_control_assert(ag->mdio_reset);
458 msleep(100);
459 reset_control_deassert(ag->mac_reset);
460 if (ag->mdio_reset)
461 reset_control_deassert(ag->mdio_reset);
462 msleep(200);
463
464 ag71xx_hw_setup(ag);
465
466 ag71xx_dma_reset(ag);
467 }
468
469 static void ag71xx_fast_reset(struct ag71xx *ag)
470 {
471 struct net_device *dev = ag->dev;
472 u32 rx_ds;
473 u32 mii_reg;
474
475 ag71xx_hw_stop(ag);
476 wmb();
477
478 mii_reg = ag71xx_rr(ag, AG71XX_REG_MII_CFG);
479 rx_ds = ag71xx_rr(ag, AG71XX_REG_RX_DESC);
480
481 ag71xx_tx_packets(ag, true);
482
483 reset_control_assert(ag->mac_reset);
484 udelay(10);
485 reset_control_deassert(ag->mac_reset);
486 udelay(10);
487
488 ag71xx_dma_reset(ag);
489 ag71xx_hw_setup(ag);
490 ag->tx_ring.curr = 0;
491 ag->tx_ring.dirty = 0;
492 netdev_reset_queue(ag->dev);
493
494 /* setup max frame length */
495 ag71xx_wr(ag, AG71XX_REG_MAC_MFL,
496 ag71xx_max_frame_len(ag->dev->mtu));
497
498 ag71xx_wr(ag, AG71XX_REG_RX_DESC, rx_ds);
499 ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->tx_ring.descs_dma);
500 ag71xx_wr(ag, AG71XX_REG_MII_CFG, mii_reg);
501
502 ag71xx_hw_set_macaddr(ag, dev->dev_addr);
503 }
504
505 static void ag71xx_hw_start(struct ag71xx *ag)
506 {
507 /* start RX engine */
508 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
509
510 /* enable interrupts */
511 ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, AG71XX_INT_INIT);
512
513 netif_wake_queue(ag->dev);
514 }
515
516 static void ath79_set_pllval(struct ag71xx *ag)
517 {
518 u32 pll_reg = ag->pllreg[1];
519 u32 pll_val;
520
521 if (!ag->pllregmap)
522 return;
523
524 switch (ag->speed) {
525 case SPEED_10:
526 pll_val = ag->plldata[2];
527 break;
528 case SPEED_100:
529 pll_val = ag->plldata[1];
530 break;
531 case SPEED_1000:
532 pll_val = ag->plldata[0];
533 break;
534 default:
535 BUG();
536 }
537
538 if (pll_val)
539 regmap_write(ag->pllregmap, pll_reg, pll_val);
540 }
541
542 static void ath79_set_pll(struct ag71xx *ag)
543 {
544 u32 pll_cfg = ag->pllreg[0];
545 u32 pll_shift = ag->pllreg[2];
546
547 if (!ag->pllregmap)
548 return;
549
550 regmap_update_bits(ag->pllregmap, pll_cfg, 3 << pll_shift, 2 << pll_shift);
551 udelay(100);
552
553 ath79_set_pllval(ag);
554
555 regmap_update_bits(ag->pllregmap, pll_cfg, 3 << pll_shift, 3 << pll_shift);
556 udelay(100);
557
558 regmap_update_bits(ag->pllregmap, pll_cfg, 3 << pll_shift, 0);
559 udelay(100);
560 }
561
562 static void ath79_mii_ctrl_set_if(struct ag71xx *ag, unsigned int mii_if)
563 {
564 u32 t;
565
566 t = __raw_readl(ag->mii_base);
567 t &= ~(AR71XX_MII_CTRL_IF_MASK);
568 t |= (mii_if & AR71XX_MII_CTRL_IF_MASK);
569 __raw_writel(t, ag->mii_base);
570 }
571
572 static void ath79_mii0_ctrl_set_if(struct ag71xx *ag)
573 {
574 unsigned int mii_if;
575
576 switch (ag->phy_if_mode) {
577 case PHY_INTERFACE_MODE_MII:
578 mii_if = AR71XX_MII0_CTRL_IF_MII;
579 break;
580 case PHY_INTERFACE_MODE_GMII:
581 mii_if = AR71XX_MII0_CTRL_IF_GMII;
582 break;
583 case PHY_INTERFACE_MODE_RGMII:
584 mii_if = AR71XX_MII0_CTRL_IF_RGMII;
585 break;
586 case PHY_INTERFACE_MODE_RMII:
587 mii_if = AR71XX_MII0_CTRL_IF_RMII;
588 break;
589 default:
590 WARN(1, "Impossible PHY mode defined.\n");
591 return;
592 }
593
594 ath79_mii_ctrl_set_if(ag, mii_if);
595 }
596
597 static void ath79_mii1_ctrl_set_if(struct ag71xx *ag)
598 {
599 unsigned int mii_if;
600
601 switch (ag->phy_if_mode) {
602 case PHY_INTERFACE_MODE_RMII:
603 mii_if = AR71XX_MII1_CTRL_IF_RMII;
604 break;
605 case PHY_INTERFACE_MODE_RGMII:
606 mii_if = AR71XX_MII1_CTRL_IF_RGMII;
607 break;
608 default:
609 WARN(1, "Impossible PHY mode defined.\n");
610 return;
611 }
612
613 ath79_mii_ctrl_set_if(ag, mii_if);
614 }
615
616 static void ath79_mii_ctrl_set_speed(struct ag71xx *ag)
617 {
618 unsigned int mii_speed;
619 u32 t;
620
621 if (!ag->mii_base)
622 return;
623
624 switch (ag->speed) {
625 case SPEED_10:
626 mii_speed = AR71XX_MII_CTRL_SPEED_10;
627 break;
628 case SPEED_100:
629 mii_speed = AR71XX_MII_CTRL_SPEED_100;
630 break;
631 case SPEED_1000:
632 mii_speed = AR71XX_MII_CTRL_SPEED_1000;
633 break;
634 default:
635 BUG();
636 }
637
638 t = __raw_readl(ag->mii_base);
639 t &= ~(AR71XX_MII_CTRL_SPEED_MASK << AR71XX_MII_CTRL_SPEED_SHIFT);
640 t |= mii_speed << AR71XX_MII_CTRL_SPEED_SHIFT;
641 __raw_writel(t, ag->mii_base);
642 }
643
644 static void
645 __ag71xx_link_adjust(struct ag71xx *ag, bool update)
646 {
647 struct device_node *np = ag->pdev->dev.of_node;
648 u32 cfg2;
649 u32 ifctl;
650 u32 fifo5;
651
652 if (!ag->link && update) {
653 ag71xx_hw_stop(ag);
654 netif_carrier_off(ag->dev);
655 if (netif_msg_link(ag))
656 pr_info("%s: link down\n", ag->dev->name);
657 return;
658 }
659
660 if (!of_device_is_compatible(np, "qca,ar9130-eth") &&
661 !of_device_is_compatible(np, "qca,ar7100-eth"))
662 ag71xx_fast_reset(ag);
663
664 cfg2 = ag71xx_rr(ag, AG71XX_REG_MAC_CFG2);
665 cfg2 &= ~(MAC_CFG2_IF_1000 | MAC_CFG2_IF_10_100 | MAC_CFG2_FDX);
666 cfg2 |= (ag->duplex) ? MAC_CFG2_FDX : 0;
667
668 ifctl = ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL);
669 ifctl &= ~(MAC_IFCTL_SPEED);
670
671 fifo5 = ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5);
672 fifo5 &= ~FIFO_CFG5_BM;
673
674 switch (ag->speed) {
675 case SPEED_1000:
676 cfg2 |= MAC_CFG2_IF_1000;
677 fifo5 |= FIFO_CFG5_BM;
678 break;
679 case SPEED_100:
680 cfg2 |= MAC_CFG2_IF_10_100;
681 ifctl |= MAC_IFCTL_SPEED;
682 break;
683 case SPEED_10:
684 cfg2 |= MAC_CFG2_IF_10_100;
685 break;
686 default:
687 BUG();
688 return;
689 }
690
691 if (ag->tx_ring.desc_split) {
692 ag->fifodata[2] &= 0xffff;
693 ag->fifodata[2] |= ((2048 - ag->tx_ring.desc_split) / 4) << 16;
694 }
695
696 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG3, ag->fifodata[2]);
697
698 if (update) {
699 if (of_device_is_compatible(np, "qca,ar7100-eth") ||
700 of_device_is_compatible(np, "qca,ar9130-eth")) {
701 ath79_set_pll(ag);
702 ath79_mii_ctrl_set_speed(ag);
703 } else if (of_device_is_compatible(np, "qca,ar7242-eth") ||
704 of_device_is_compatible(np, "qca,ar9340-eth") ||
705 of_device_is_compatible(np, "qca,qca9550-eth") ||
706 of_device_is_compatible(np, "qca,qca9560-eth")) {
707 ath79_set_pllval(ag);
708 }
709 }
710
711 ag71xx_wr(ag, AG71XX_REG_MAC_CFG2, cfg2);
712 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, fifo5);
713 ag71xx_wr(ag, AG71XX_REG_MAC_IFCTL, ifctl);
714
715 if (of_device_is_compatible(np, "qca,qca9530-eth") ||
716 of_device_is_compatible(np, "qca,qca9560-eth")) {
717 /*
718 * The rx ring buffer can stall on small packets on QCA953x and
719 * QCA956x. Disabling the inline checksum engine fixes the stall.
720 * The wr, rr functions cannot be used since this hidden register
721 * is outside of the normal ag71xx register block.
722 */
723 void __iomem *dam = ioremap_nocache(0xb90001bc, 0x4);
724 if (dam) {
725 __raw_writel(__raw_readl(dam) & ~BIT(27), dam);
726 (void)__raw_readl(dam);
727 iounmap(dam);
728 }
729 }
730
731 ag71xx_hw_start(ag);
732
733 netif_carrier_on(ag->dev);
734 if (update && netif_msg_link(ag))
735 pr_info("%s: link up (%sMbps/%s duplex)\n",
736 ag->dev->name,
737 ag71xx_speed_str(ag),
738 (DUPLEX_FULL == ag->duplex) ? "Full" : "Half");
739
740 ag71xx_dump_regs(ag);
741 }
742
743 void ag71xx_link_adjust(struct ag71xx *ag)
744 {
745 __ag71xx_link_adjust(ag, true);
746 }
747
748 static int ag71xx_hw_enable(struct ag71xx *ag)
749 {
750 int ret;
751
752 ret = ag71xx_rings_init(ag);
753 if (ret)
754 return ret;
755
756 napi_enable(&ag->napi);
757 ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->tx_ring.descs_dma);
758 ag71xx_wr(ag, AG71XX_REG_RX_DESC, ag->rx_ring.descs_dma);
759 netif_start_queue(ag->dev);
760
761 return 0;
762 }
763
764 static void ag71xx_hw_disable(struct ag71xx *ag)
765 {
766 netif_stop_queue(ag->dev);
767
768 ag71xx_hw_stop(ag);
769 ag71xx_dma_reset(ag);
770
771 napi_disable(&ag->napi);
772 del_timer_sync(&ag->oom_timer);
773
774 ag71xx_rings_cleanup(ag);
775 }
776
777 static int ag71xx_open(struct net_device *dev)
778 {
779 struct ag71xx *ag = netdev_priv(dev);
780 unsigned int max_frame_len;
781 int ret;
782
783 netif_carrier_off(dev);
784 max_frame_len = ag71xx_max_frame_len(dev->mtu);
785 ag->rx_buf_size = SKB_DATA_ALIGN(max_frame_len + NET_SKB_PAD + NET_IP_ALIGN);
786
787 /* setup max frame length */
788 ag71xx_wr(ag, AG71XX_REG_MAC_MFL, max_frame_len);
789 ag71xx_hw_set_macaddr(ag, dev->dev_addr);
790
791 ret = ag71xx_hw_enable(ag);
792 if (ret)
793 goto err;
794
795 phy_start(ag->phy_dev);
796
797 return 0;
798
799 err:
800 ag71xx_rings_cleanup(ag);
801 return ret;
802 }
803
804 static int ag71xx_stop(struct net_device *dev)
805 {
806 unsigned long flags;
807 struct ag71xx *ag = netdev_priv(dev);
808
809 netif_carrier_off(dev);
810 phy_stop(ag->phy_dev);
811
812 spin_lock_irqsave(&ag->lock, flags);
813 if (ag->link) {
814 ag->link = 0;
815 ag71xx_link_adjust(ag);
816 }
817 spin_unlock_irqrestore(&ag->lock, flags);
818
819 ag71xx_hw_disable(ag);
820
821 return 0;
822 }
823
824 static int ag71xx_fill_dma_desc(struct ag71xx_ring *ring, u32 addr, int len)
825 {
826 int i;
827 struct ag71xx_desc *desc;
828 int ring_mask = BIT(ring->order) - 1;
829 int ndesc = 0;
830 int split = ring->desc_split;
831
832 if (!split)
833 split = len;
834
835 while (len > 0) {
836 unsigned int cur_len = len;
837
838 i = (ring->curr + ndesc) & ring_mask;
839 desc = ag71xx_ring_desc(ring, i);
840
841 if (!ag71xx_desc_empty(desc))
842 return -1;
843
844 if (cur_len > split) {
845 cur_len = split;
846
847 /*
848 * TX will hang if DMA transfers <= 4 bytes,
849 * make sure next segment is more than 4 bytes long.
850 */
851 if (len <= split + 4)
852 cur_len -= 4;
853 }
854
855 desc->data = addr;
856 addr += cur_len;
857 len -= cur_len;
858
859 if (len > 0)
860 cur_len |= DESC_MORE;
861
862 /* prevent early tx attempt of this descriptor */
863 if (!ndesc)
864 cur_len |= DESC_EMPTY;
865
866 desc->ctrl = cur_len;
867 ndesc++;
868 }
869
870 return ndesc;
871 }
872
873 static netdev_tx_t ag71xx_hard_start_xmit(struct sk_buff *skb,
874 struct net_device *dev)
875 {
876 struct ag71xx *ag = netdev_priv(dev);
877 struct ag71xx_ring *ring = &ag->tx_ring;
878 int ring_mask = BIT(ring->order) - 1;
879 int ring_size = BIT(ring->order);
880 struct ag71xx_desc *desc;
881 dma_addr_t dma_addr;
882 int i, n, ring_min;
883
884 if (skb->len <= 4) {
885 DBG("%s: packet len is too small\n", ag->dev->name);
886 goto err_drop;
887 }
888
889 dma_addr = dma_map_single(&ag->pdev->dev, skb->data, skb->len,
890 DMA_TO_DEVICE);
891
892 i = ring->curr & ring_mask;
893 desc = ag71xx_ring_desc(ring, i);
894
895 /* setup descriptor fields */
896 n = ag71xx_fill_dma_desc(ring, (u32) dma_addr, skb->len & ag->desc_pktlen_mask);
897 if (n < 0)
898 goto err_drop_unmap;
899
900 i = (ring->curr + n - 1) & ring_mask;
901 ring->buf[i].len = skb->len;
902 ring->buf[i].skb = skb;
903
904 netdev_sent_queue(dev, skb->len);
905
906 skb_tx_timestamp(skb);
907
908 desc->ctrl &= ~DESC_EMPTY;
909 ring->curr += n;
910
911 /* flush descriptor */
912 wmb();
913
914 ring_min = 2;
915 if (ring->desc_split)
916 ring_min *= AG71XX_TX_RING_DS_PER_PKT;
917
918 if (ring->curr - ring->dirty >= ring_size - ring_min) {
919 DBG("%s: tx queue full\n", dev->name);
920 netif_stop_queue(dev);
921 }
922
923 DBG("%s: packet injected into TX queue\n", ag->dev->name);
924
925 /* enable TX engine */
926 ag71xx_wr(ag, AG71XX_REG_TX_CTRL, TX_CTRL_TXE);
927
928 return NETDEV_TX_OK;
929
930 err_drop_unmap:
931 dma_unmap_single(&ag->pdev->dev, dma_addr, skb->len, DMA_TO_DEVICE);
932
933 err_drop:
934 dev->stats.tx_dropped++;
935
936 dev_kfree_skb(skb);
937 return NETDEV_TX_OK;
938 }
939
940 static int ag71xx_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
941 {
942 struct ag71xx *ag = netdev_priv(dev);
943
944
945 switch (cmd) {
946 case SIOCSIFHWADDR:
947 if (copy_from_user
948 (dev->dev_addr, ifr->ifr_data, sizeof(dev->dev_addr)))
949 return -EFAULT;
950 return 0;
951
952 case SIOCGIFHWADDR:
953 if (copy_to_user
954 (ifr->ifr_data, dev->dev_addr, sizeof(dev->dev_addr)))
955 return -EFAULT;
956 return 0;
957
958 case SIOCGMIIPHY:
959 case SIOCGMIIREG:
960 case SIOCSMIIREG:
961 if (ag->phy_dev == NULL)
962 break;
963
964 return phy_mii_ioctl(ag->phy_dev, ifr, cmd);
965
966 default:
967 break;
968 }
969
970 return -EOPNOTSUPP;
971 }
972
973 #if (LINUX_VERSION_CODE < KERNEL_VERSION(4,15,0))
974 static void ag71xx_oom_timer_handler(unsigned long data)
975 {
976 struct net_device *dev = (struct net_device *) data;
977 struct ag71xx *ag = netdev_priv(dev);
978 #else
979 static void ag71xx_oom_timer_handler(struct timer_list *t)
980 {
981 struct ag71xx *ag = from_timer(ag, t, oom_timer);
982 #endif
983
984 napi_schedule(&ag->napi);
985 }
986
987 static void ag71xx_tx_timeout(struct net_device *dev)
988 {
989 struct ag71xx *ag = netdev_priv(dev);
990
991 if (netif_msg_tx_err(ag))
992 pr_info("%s: tx timeout\n", ag->dev->name);
993
994 schedule_delayed_work(&ag->restart_work, 1);
995 }
996
997 static void ag71xx_restart_work_func(struct work_struct *work)
998 {
999 struct ag71xx *ag = container_of(work, struct ag71xx, restart_work.work);
1000
1001 rtnl_lock();
1002 ag71xx_hw_disable(ag);
1003 ag71xx_hw_enable(ag);
1004 if (ag->link)
1005 __ag71xx_link_adjust(ag, false);
1006 rtnl_unlock();
1007 }
1008
1009 static bool ag71xx_check_dma_stuck(struct ag71xx *ag)
1010 {
1011 unsigned long timestamp;
1012 u32 rx_sm, tx_sm, rx_fd;
1013
1014 timestamp = netdev_get_tx_queue(ag->dev, 0)->trans_start;
1015 if (likely(time_before(jiffies, timestamp + HZ/10)))
1016 return false;
1017
1018 if (!netif_carrier_ok(ag->dev))
1019 return false;
1020
1021 rx_sm = ag71xx_rr(ag, AG71XX_REG_RX_SM);
1022 if ((rx_sm & 0x7) == 0x3 && ((rx_sm >> 4) & 0x7) == 0x6)
1023 return true;
1024
1025 tx_sm = ag71xx_rr(ag, AG71XX_REG_TX_SM);
1026 rx_fd = ag71xx_rr(ag, AG71XX_REG_FIFO_DEPTH);
1027 if (((tx_sm >> 4) & 0x7) == 0 && ((rx_sm & 0x7) == 0) &&
1028 ((rx_sm >> 4) & 0x7) == 0 && rx_fd == 0)
1029 return true;
1030
1031 return false;
1032 }
1033
1034 static int ag71xx_tx_packets(struct ag71xx *ag, bool flush)
1035 {
1036 struct ag71xx_ring *ring = &ag->tx_ring;
1037 bool dma_stuck = false;
1038 int ring_mask = BIT(ring->order) - 1;
1039 int ring_size = BIT(ring->order);
1040 int sent = 0;
1041 int bytes_compl = 0;
1042 int n = 0;
1043
1044 DBG("%s: processing TX ring\n", ag->dev->name);
1045
1046 while (ring->dirty + n != ring->curr) {
1047 unsigned int i = (ring->dirty + n) & ring_mask;
1048 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, i);
1049 struct sk_buff *skb = ring->buf[i].skb;
1050
1051 if (!flush && !ag71xx_desc_empty(desc)) {
1052 if (ag->tx_hang_workaround &&
1053 ag71xx_check_dma_stuck(ag)) {
1054 schedule_delayed_work(&ag->restart_work, HZ / 2);
1055 dma_stuck = true;
1056 }
1057 break;
1058 }
1059
1060 if (flush)
1061 desc->ctrl |= DESC_EMPTY;
1062
1063 n++;
1064 if (!skb)
1065 continue;
1066
1067 dev_kfree_skb_any(skb);
1068 ring->buf[i].skb = NULL;
1069
1070 bytes_compl += ring->buf[i].len;
1071
1072 sent++;
1073 ring->dirty += n;
1074
1075 while (n > 0) {
1076 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_PS);
1077 n--;
1078 }
1079 }
1080
1081 DBG("%s: %d packets sent out\n", ag->dev->name, sent);
1082
1083 if (!sent)
1084 return 0;
1085
1086 ag->dev->stats.tx_bytes += bytes_compl;
1087 ag->dev->stats.tx_packets += sent;
1088
1089 netdev_completed_queue(ag->dev, sent, bytes_compl);
1090 if ((ring->curr - ring->dirty) < (ring_size * 3) / 4)
1091 netif_wake_queue(ag->dev);
1092
1093 if (!dma_stuck)
1094 cancel_delayed_work(&ag->restart_work);
1095
1096 return sent;
1097 }
1098
1099 static int ag71xx_rx_packets(struct ag71xx *ag, int limit)
1100 {
1101 struct net_device *dev = ag->dev;
1102 struct ag71xx_ring *ring = &ag->rx_ring;
1103 unsigned int pktlen_mask = ag->desc_pktlen_mask;
1104 unsigned int offset = ag->rx_buf_offset;
1105 int ring_mask = BIT(ring->order) - 1;
1106 int ring_size = BIT(ring->order);
1107 struct sk_buff_head queue;
1108 struct sk_buff *skb;
1109 int done = 0;
1110
1111 DBG("%s: rx packets, limit=%d, curr=%u, dirty=%u\n",
1112 dev->name, limit, ring->curr, ring->dirty);
1113
1114 skb_queue_head_init(&queue);
1115
1116 while (done < limit) {
1117 unsigned int i = ring->curr & ring_mask;
1118 struct ag71xx_desc *desc = ag71xx_ring_desc(ring, i);
1119 int pktlen;
1120 int err = 0;
1121
1122 if (ag71xx_desc_empty(desc))
1123 break;
1124
1125 if ((ring->dirty + ring_size) == ring->curr) {
1126 ag71xx_assert(0);
1127 break;
1128 }
1129
1130 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_PR);
1131
1132 pktlen = desc->ctrl & pktlen_mask;
1133 pktlen -= ETH_FCS_LEN;
1134
1135 dma_unmap_single(&ag->pdev->dev, ring->buf[i].dma_addr,
1136 ag->rx_buf_size, DMA_FROM_DEVICE);
1137
1138 dev->stats.rx_packets++;
1139 dev->stats.rx_bytes += pktlen;
1140
1141 skb = build_skb(ring->buf[i].rx_buf, ag71xx_buffer_size(ag));
1142 if (!skb) {
1143 skb_free_frag(ring->buf[i].rx_buf);
1144 goto next;
1145 }
1146
1147 skb_reserve(skb, offset);
1148 skb_put(skb, pktlen);
1149
1150 if (err) {
1151 dev->stats.rx_dropped++;
1152 kfree_skb(skb);
1153 } else {
1154 skb->dev = dev;
1155 skb->ip_summed = CHECKSUM_NONE;
1156 __skb_queue_tail(&queue, skb);
1157 }
1158
1159 next:
1160 ring->buf[i].rx_buf = NULL;
1161 done++;
1162
1163 ring->curr++;
1164 }
1165
1166 ag71xx_ring_rx_refill(ag);
1167
1168 while ((skb = __skb_dequeue(&queue)) != NULL) {
1169 skb->protocol = eth_type_trans(skb, dev);
1170 netif_receive_skb(skb);
1171 }
1172
1173 DBG("%s: rx finish, curr=%u, dirty=%u, done=%d\n",
1174 dev->name, ring->curr, ring->dirty, done);
1175
1176 return done;
1177 }
1178
1179 static int ag71xx_poll(struct napi_struct *napi, int limit)
1180 {
1181 struct ag71xx *ag = container_of(napi, struct ag71xx, napi);
1182 struct net_device *dev = ag->dev;
1183 struct ag71xx_ring *rx_ring = &ag->rx_ring;
1184 int rx_ring_size = BIT(rx_ring->order);
1185 unsigned long flags;
1186 u32 status;
1187 int tx_done;
1188 int rx_done;
1189
1190 tx_done = ag71xx_tx_packets(ag, false);
1191
1192 DBG("%s: processing RX ring\n", dev->name);
1193 rx_done = ag71xx_rx_packets(ag, limit);
1194
1195 ag71xx_debugfs_update_napi_stats(ag, rx_done, tx_done);
1196
1197 if (rx_ring->buf[rx_ring->dirty % rx_ring_size].rx_buf == NULL)
1198 goto oom;
1199
1200 status = ag71xx_rr(ag, AG71XX_REG_RX_STATUS);
1201 if (unlikely(status & RX_STATUS_OF)) {
1202 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_OF);
1203 dev->stats.rx_fifo_errors++;
1204
1205 /* restart RX */
1206 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
1207 }
1208
1209 if (rx_done < limit) {
1210 if (status & RX_STATUS_PR)
1211 goto more;
1212
1213 status = ag71xx_rr(ag, AG71XX_REG_TX_STATUS);
1214 if (status & TX_STATUS_PS)
1215 goto more;
1216
1217 DBG("%s: disable polling mode, rx=%d, tx=%d,limit=%d\n",
1218 dev->name, rx_done, tx_done, limit);
1219
1220 napi_complete(napi);
1221
1222 /* enable interrupts */
1223 spin_lock_irqsave(&ag->lock, flags);
1224 ag71xx_int_enable(ag, AG71XX_INT_POLL);
1225 spin_unlock_irqrestore(&ag->lock, flags);
1226 return rx_done;
1227 }
1228
1229 more:
1230 DBG("%s: stay in polling mode, rx=%d, tx=%d, limit=%d\n",
1231 dev->name, rx_done, tx_done, limit);
1232 return limit;
1233
1234 oom:
1235 if (netif_msg_rx_err(ag))
1236 pr_info("%s: out of memory\n", dev->name);
1237
1238 mod_timer(&ag->oom_timer, jiffies + AG71XX_OOM_REFILL);
1239 napi_complete(napi);
1240 return 0;
1241 }
1242
1243 static irqreturn_t ag71xx_interrupt(int irq, void *dev_id)
1244 {
1245 struct net_device *dev = dev_id;
1246 struct ag71xx *ag = netdev_priv(dev);
1247 u32 status;
1248
1249 status = ag71xx_rr(ag, AG71XX_REG_INT_STATUS);
1250 ag71xx_dump_intr(ag, "raw", status);
1251
1252 if (unlikely(!status))
1253 return IRQ_NONE;
1254
1255 if (unlikely(status & AG71XX_INT_ERR)) {
1256 if (status & AG71XX_INT_TX_BE) {
1257 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_BE);
1258 dev_err(&dev->dev, "TX BUS error\n");
1259 }
1260 if (status & AG71XX_INT_RX_BE) {
1261 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_BE);
1262 dev_err(&dev->dev, "RX BUS error\n");
1263 }
1264 }
1265
1266 if (likely(status & AG71XX_INT_POLL)) {
1267 ag71xx_int_disable(ag, AG71XX_INT_POLL);
1268 DBG("%s: enable polling mode\n", dev->name);
1269 napi_schedule(&ag->napi);
1270 }
1271
1272 ag71xx_debugfs_update_int_stats(ag, status);
1273
1274 return IRQ_HANDLED;
1275 }
1276
1277 static int ag71xx_change_mtu(struct net_device *dev, int new_mtu)
1278 {
1279 struct ag71xx *ag = netdev_priv(dev);
1280
1281 dev->mtu = new_mtu;
1282 ag71xx_wr(ag, AG71XX_REG_MAC_MFL,
1283 ag71xx_max_frame_len(dev->mtu));
1284
1285 return 0;
1286 }
1287
1288 static const struct net_device_ops ag71xx_netdev_ops = {
1289 .ndo_open = ag71xx_open,
1290 .ndo_stop = ag71xx_stop,
1291 .ndo_start_xmit = ag71xx_hard_start_xmit,
1292 .ndo_do_ioctl = ag71xx_do_ioctl,
1293 .ndo_tx_timeout = ag71xx_tx_timeout,
1294 .ndo_change_mtu = ag71xx_change_mtu,
1295 .ndo_set_mac_address = eth_mac_addr,
1296 .ndo_validate_addr = eth_validate_addr,
1297 };
1298
1299 static int ag71xx_probe(struct platform_device *pdev)
1300 {
1301 struct device_node *np = pdev->dev.of_node;
1302 struct net_device *dev;
1303 struct resource *res;
1304 struct ag71xx *ag;
1305 const void *mac_addr;
1306 u32 max_frame_len;
1307 int tx_size, err;
1308
1309 if (!np)
1310 return -ENODEV;
1311
1312 dev = devm_alloc_etherdev(&pdev->dev, sizeof(*ag));
1313 if (!dev)
1314 return -ENOMEM;
1315
1316 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1317 if (!res)
1318 return -EINVAL;
1319
1320 err = ag71xx_setup_gmac(np);
1321 if (err)
1322 return err;
1323
1324 SET_NETDEV_DEV(dev, &pdev->dev);
1325
1326 ag = netdev_priv(dev);
1327 ag->pdev = pdev;
1328 ag->dev = dev;
1329 ag->msg_enable = netif_msg_init(ag71xx_msg_level,
1330 AG71XX_DEFAULT_MSG_ENABLE);
1331 spin_lock_init(&ag->lock);
1332
1333 ag->mac_reset = devm_reset_control_get_exclusive(&pdev->dev, "mac");
1334 if (IS_ERR(ag->mac_reset)) {
1335 dev_err(&pdev->dev, "missing mac reset\n");
1336 return PTR_ERR(ag->mac_reset);
1337 }
1338
1339 ag->mdio_reset = devm_reset_control_get_optional_exclusive(&pdev->dev, "mdio");
1340
1341 if (of_property_read_u32_array(np, "fifo-data", ag->fifodata, 3)) {
1342 if (of_device_is_compatible(np, "qca,ar9130-eth") ||
1343 of_device_is_compatible(np, "qca,ar7100-eth")) {
1344 ag->fifodata[0] = 0x0fff0000;
1345 ag->fifodata[1] = 0x00001fff;
1346 } else {
1347 ag->fifodata[0] = 0x0010ffff;
1348 ag->fifodata[1] = 0x015500aa;
1349 ag->fifodata[2] = 0x01f00140;
1350 }
1351 if (of_device_is_compatible(np, "qca,ar9130-eth"))
1352 ag->fifodata[2] = 0x00780fff;
1353 else if (of_device_is_compatible(np, "qca,ar7100-eth"))
1354 ag->fifodata[2] = 0x008001ff;
1355 }
1356
1357 if (of_property_read_u32_array(np, "pll-data", ag->plldata, 3))
1358 dev_dbg(&pdev->dev, "failed to read pll-data property\n");
1359
1360 if (of_property_read_u32_array(np, "pll-reg", ag->pllreg, 3))
1361 dev_dbg(&pdev->dev, "failed to read pll-reg property\n");
1362
1363 ag->pllregmap = syscon_regmap_lookup_by_phandle(np, "pll-handle");
1364 if (IS_ERR(ag->pllregmap)) {
1365 dev_dbg(&pdev->dev, "failed to read pll-handle property\n");
1366 ag->pllregmap = NULL;
1367 }
1368
1369 ag->mac_base = devm_ioremap_nocache(&pdev->dev, res->start,
1370 res->end - res->start + 1);
1371 if (!ag->mac_base)
1372 return -ENOMEM;
1373
1374 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1375 if (res) {
1376 ag->mii_base = devm_ioremap_nocache(&pdev->dev, res->start,
1377 res->end - res->start + 1);
1378 if (!ag->mii_base)
1379 return -ENOMEM;
1380 }
1381
1382 dev->irq = platform_get_irq(pdev, 0);
1383 err = devm_request_irq(&pdev->dev, dev->irq, ag71xx_interrupt,
1384 0x0, dev_name(&pdev->dev), dev);
1385 if (err) {
1386 dev_err(&pdev->dev, "unable to request IRQ %d\n", dev->irq);
1387 return err;
1388 }
1389
1390 dev->netdev_ops = &ag71xx_netdev_ops;
1391 dev->ethtool_ops = &ag71xx_ethtool_ops;
1392
1393 INIT_DELAYED_WORK(&ag->restart_work, ag71xx_restart_work_func);
1394
1395 #if (LINUX_VERSION_CODE < KERNEL_VERSION(4,15,0))
1396 init_timer(&ag->oom_timer);
1397 ag->oom_timer.data = (unsigned long) dev;
1398 ag->oom_timer.function = ag71xx_oom_timer_handler;
1399 #else
1400 timer_setup(&ag->oom_timer, ag71xx_oom_timer_handler, 0);
1401 #endif
1402
1403 tx_size = AG71XX_TX_RING_SIZE_DEFAULT;
1404 ag->rx_ring.order = ag71xx_ring_size_order(AG71XX_RX_RING_SIZE_DEFAULT);
1405
1406 if (of_device_is_compatible(np, "qca,ar9340-eth") ||
1407 of_device_is_compatible(np, "qca,qca9530-eth") ||
1408 of_device_is_compatible(np, "qca,qca9550-eth") ||
1409 of_device_is_compatible(np, "qca,qca9560-eth"))
1410 ag->desc_pktlen_mask = SZ_16K - 1;
1411 else
1412 ag->desc_pktlen_mask = SZ_4K - 1;
1413
1414 if (ag->desc_pktlen_mask == SZ_16K - 1 &&
1415 !of_device_is_compatible(np, "qca,qca9550-eth") &&
1416 !of_device_is_compatible(np, "qca,qca9560-eth"))
1417 max_frame_len = ag->desc_pktlen_mask;
1418 else
1419 max_frame_len = 1540;
1420
1421 dev->min_mtu = 68;
1422 dev->max_mtu = max_frame_len - ag71xx_max_frame_len(0);
1423
1424 if (of_device_is_compatible(np, "qca,ar7240-eth") ||
1425 of_device_is_compatible(np, "qca,ar7241-eth") ||
1426 of_device_is_compatible(np, "qca,ar7242-eth") ||
1427 of_device_is_compatible(np, "qca,ar9330-eth") ||
1428 of_device_is_compatible(np, "qca,ar9340-eth") ||
1429 of_device_is_compatible(np, "qca,qca9530-eth") ||
1430 of_device_is_compatible(np, "qca,qca9550-eth") ||
1431 of_device_is_compatible(np, "qca,qca9560-eth"))
1432 ag->tx_hang_workaround = 1;
1433
1434 ag->rx_buf_offset = NET_SKB_PAD;
1435 if (!of_device_is_compatible(np, "qca,ar7100-eth") &&
1436 !of_device_is_compatible(np, "qca,ar9130-eth"))
1437 ag->rx_buf_offset += NET_IP_ALIGN;
1438
1439 if (of_device_is_compatible(np, "qca,ar7100-eth")) {
1440 ag->tx_ring.desc_split = AG71XX_TX_RING_SPLIT;
1441 tx_size *= AG71XX_TX_RING_DS_PER_PKT;
1442 }
1443 ag->tx_ring.order = ag71xx_ring_size_order(tx_size);
1444
1445 ag->stop_desc = dmam_alloc_coherent(&pdev->dev,
1446 sizeof(struct ag71xx_desc),
1447 &ag->stop_desc_dma, GFP_KERNEL);
1448 if (!ag->stop_desc)
1449 return -ENOMEM;
1450
1451 ag->stop_desc->data = 0;
1452 ag->stop_desc->ctrl = 0;
1453 ag->stop_desc->next = (u32) ag->stop_desc_dma;
1454
1455 mac_addr = of_get_mac_address(np);
1456 if (mac_addr)
1457 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
1458 if (!mac_addr || !is_valid_ether_addr(dev->dev_addr)) {
1459 dev_err(&pdev->dev, "invalid MAC address, using random address\n");
1460 eth_random_addr(dev->dev_addr);
1461 }
1462
1463 ag->phy_if_mode = of_get_phy_mode(np);
1464 if (ag->phy_if_mode < 0) {
1465 dev_err(&pdev->dev, "missing phy-mode property in DT\n");
1466 return ag->phy_if_mode;
1467 }
1468
1469 if (of_property_read_u32(np, "qca,mac-idx", &ag->mac_idx))
1470 ag->mac_idx = -1;
1471 if (ag->mii_base)
1472 switch (ag->mac_idx) {
1473 case 0:
1474 ath79_mii0_ctrl_set_if(ag);
1475 break;
1476 case 1:
1477 ath79_mii1_ctrl_set_if(ag);
1478 break;
1479 default:
1480 break;
1481 }
1482
1483 netif_napi_add(dev, &ag->napi, ag71xx_poll, AG71XX_NAPI_WEIGHT);
1484
1485 ag71xx_dump_regs(ag);
1486
1487 ag71xx_wr(ag, AG71XX_REG_MAC_CFG1, 0);
1488
1489 ag71xx_hw_init(ag);
1490
1491 ag71xx_dump_regs(ag);
1492
1493 /*
1494 * populate current node to register mdio-bus as a subdevice.
1495 * the mdio bus works independently on ar7241 and later chips
1496 * and we need to load mdio1 before gmac0, which can be done
1497 * by adding a "simple-mfd" compatible to gmac node. The
1498 * following code checks OF_POPULATED_BUS flag before populating
1499 * to avoid duplicated population.
1500 */
1501 if (!of_node_check_flag(np, OF_POPULATED_BUS)) {
1502 err = of_platform_populate(np, NULL, NULL, &pdev->dev);
1503 if (err)
1504 return err;
1505 }
1506
1507 err = ag71xx_phy_connect(ag);
1508 if (err)
1509 return err;
1510
1511 err = ag71xx_debugfs_init(ag);
1512 if (err)
1513 goto err_phy_disconnect;
1514
1515 platform_set_drvdata(pdev, dev);
1516
1517 err = register_netdev(dev);
1518 if (err) {
1519 dev_err(&pdev->dev, "unable to register net device\n");
1520 platform_set_drvdata(pdev, NULL);
1521 ag71xx_debugfs_exit(ag);
1522 goto err_phy_disconnect;
1523 }
1524
1525 pr_info("%s: Atheros AG71xx at 0x%08lx, irq %d, mode: %s\n",
1526 dev->name, (unsigned long) ag->mac_base, dev->irq,
1527 phy_modes(ag->phy_if_mode));
1528
1529 return 0;
1530
1531 err_phy_disconnect:
1532 ag71xx_phy_disconnect(ag);
1533 return err;
1534 }
1535
1536 static int ag71xx_remove(struct platform_device *pdev)
1537 {
1538 struct net_device *dev = platform_get_drvdata(pdev);
1539 struct ag71xx *ag;
1540
1541 if (!dev)
1542 return 0;
1543
1544 ag = netdev_priv(dev);
1545 ag71xx_debugfs_exit(ag);
1546 ag71xx_phy_disconnect(ag);
1547 unregister_netdev(dev);
1548 platform_set_drvdata(pdev, NULL);
1549 return 0;
1550 }
1551
1552 static const struct of_device_id ag71xx_match[] = {
1553 { .compatible = "qca,ar7100-eth" },
1554 { .compatible = "qca,ar7240-eth" },
1555 { .compatible = "qca,ar7241-eth" },
1556 { .compatible = "qca,ar7242-eth" },
1557 { .compatible = "qca,ar9130-eth" },
1558 { .compatible = "qca,ar9330-eth" },
1559 { .compatible = "qca,ar9340-eth" },
1560 { .compatible = "qca,qca9530-eth" },
1561 { .compatible = "qca,qca9550-eth" },
1562 { .compatible = "qca,qca9560-eth" },
1563 {}
1564 };
1565
1566 static struct platform_driver ag71xx_driver = {
1567 .probe = ag71xx_probe,
1568 .remove = ag71xx_remove,
1569 .driver = {
1570 .name = AG71XX_DRV_NAME,
1571 .of_match_table = ag71xx_match,
1572 }
1573 };
1574
1575 static int __init ag71xx_module_init(void)
1576 {
1577 int ret;
1578
1579 ret = ag71xx_debugfs_root_init();
1580 if (ret)
1581 goto err_out;
1582
1583 ret = platform_driver_register(&ag71xx_driver);
1584 if (ret)
1585 goto err_debugfs_exit;
1586
1587 return 0;
1588
1589 err_debugfs_exit:
1590 ag71xx_debugfs_root_exit();
1591 err_out:
1592 return ret;
1593 }
1594
1595 static void __exit ag71xx_module_exit(void)
1596 {
1597 platform_driver_unregister(&ag71xx_driver);
1598 ag71xx_debugfs_root_exit();
1599 }
1600
1601 module_init(ag71xx_module_init);
1602 module_exit(ag71xx_module_exit);
1603
1604 MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
1605 MODULE_AUTHOR("Imre Kaloz <kaloz@openwrt.org>");
1606 MODULE_AUTHOR("Felix Fietkau <nbd@nbd.name>");
1607 MODULE_LICENSE("GPL v2");
1608 MODULE_ALIAS("platform:" AG71XX_DRV_NAME);