1 From 169e12f99cf9d5fce752564f32fd8df96461de43 Mon Sep 17 00:00:00 2001
2 From: Robert Jones <rjones@gateworks.com>
3 Date: Wed, 8 Jan 2020 07:44:23 -0800
4 Subject: [PATCH 3/4] ARM: dts: imx: Add GW5913 board support
6 The Gateworks GW5913 is an IMX6 SoC based single board computer with:
9 - FEC GbE RJ45 front-panel
10 - 1x miniPCIe socket with PCI Gen2, USB2
11 - 1x miniPCIe socket with PCI Gen2, USB2, nanoSIM
12 - 6V to 60V DC input connector
14 - bi-color front-panel LED
15 - 256MB NAND boot device
18 - Gateworks System Controller (hwmon, pushbutton controller, EEPROM)
20 Signed-off-by: Robert Jones <rjones@gateworks.com>
21 Reviewed-by: Tim Harvey <tharvey@gateworks.com>
22 Signed-off-by: Shawn Guo <shawnguo@kernel.org>
24 arch/arm/boot/dts/Makefile | 2 +
25 arch/arm/boot/dts/imx6dl-gw5913.dts | 14 ++
26 arch/arm/boot/dts/imx6q-gw5913.dts | 14 ++
27 arch/arm/boot/dts/imx6qdl-gw5913.dtsi | 348 ++++++++++++++++++++++++++++++++++
28 4 files changed, 378 insertions(+)
29 create mode 100644 arch/arm/boot/dts/imx6dl-gw5913.dts
30 create mode 100644 arch/arm/boot/dts/imx6q-gw5913.dts
31 create mode 100644 arch/arm/boot/dts/imx6qdl-gw5913.dtsi
33 diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile
34 index 85e53cc..5b059fc 100644
35 --- a/arch/arm/boot/dts/Makefile
36 +++ b/arch/arm/boot/dts/Makefile
37 @@ -424,6 +424,7 @@ dtb-$(CONFIG_SOC_IMX6Q) += \
42 imx6dl-hummingboard.dtb \
43 imx6dl-hummingboard-emmc-som-v15.dtb \
44 imx6dl-hummingboard-som-v15.dtb \
45 @@ -497,6 +498,7 @@ dtb-$(CONFIG_SOC_IMX6Q) += \
51 imx6q-hummingboard.dtb \
52 imx6q-hummingboard-emmc-som-v15.dtb \
53 diff --git a/arch/arm/boot/dts/imx6dl-gw5913.dts b/arch/arm/boot/dts/imx6dl-gw5913.dts
55 index 00000000..b74e533
57 +++ b/arch/arm/boot/dts/imx6dl-gw5913.dts
59 +// SPDX-License-Identifier: GPL-2.0
61 + * Copyright 2019 Gateworks Corporation
66 +#include "imx6dl.dtsi"
67 +#include "imx6qdl-gw5913.dtsi"
70 + model = "Gateworks Ventana i.MX6 DualLite/Solo GW5913";
71 + compatible = "gw,imx6dl-gw5913", "gw,ventana", "fsl,imx6dl";
73 diff --git a/arch/arm/boot/dts/imx6q-gw5913.dts b/arch/arm/boot/dts/imx6q-gw5913.dts
75 index 00000000..6f511f1
77 +++ b/arch/arm/boot/dts/imx6q-gw5913.dts
79 +// SPDX-License-Identifier: GPL-2.0
81 + * Copyright 2019 Gateworks Corporation
86 +#include "imx6q.dtsi"
87 +#include "imx6qdl-gw5913.dtsi"
90 + model = "Gateworks Ventana i.MX6 Dual/Quad GW5913";
91 + compatible = "gw,imx6q-gw5913", "gw,ventana", "fsl,imx6q";
93 diff --git a/arch/arm/boot/dts/imx6qdl-gw5913.dtsi b/arch/arm/boot/dts/imx6qdl-gw5913.dtsi
95 index 00000000..635c203
97 +++ b/arch/arm/boot/dts/imx6qdl-gw5913.dtsi
99 +// SPDX-License-Identifier: GPL-2.0
101 + * Copyright 2019 Gateworks Corporation
104 +#include <dt-bindings/gpio/gpio.h>
107 + /* these are used by bootloader for disabling nodes */
117 + stdout-path = &uart2;
121 + compatible = "gpio-leds";
122 + pinctrl-names = "default";
123 + pinctrl-0 = <&pinctrl_gpio_leds>;
127 + gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
128 + default-state = "on";
129 + linux,default-trigger = "heartbeat";
134 + gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
135 + default-state = "off";
140 + device_type = "memory";
141 + reg = <0x10000000 0x20000000>;
145 + compatible = "pps-gpio";
146 + pinctrl-names = "default";
147 + pinctrl-0 = <&pinctrl_pps>;
148 + gpios = <&gpio7 0 GPIO_ACTIVE_HIGH>;
152 + reg_3p3v: regulator-3p3v {
153 + compatible = "regulator-fixed";
154 + regulator-name = "3P3V";
155 + regulator-min-microvolt = <3300000>;
156 + regulator-max-microvolt = <3300000>;
157 + regulator-always-on;
160 + reg_5p0v: regulator-5p0v {
161 + compatible = "regulator-fixed";
162 + regulator-name = "5P0V";
163 + regulator-min-microvolt = <5000000>;
164 + regulator-max-microvolt = <5000000>;
165 + regulator-always-on;
170 + pinctrl-names = "default";
171 + pinctrl-0 = <&pinctrl_enet>;
172 + phy-mode = "rgmii-id";
177 + pinctrl-names = "default";
178 + pinctrl-0 = <&pinctrl_gpmi_nand>;
183 + clock-frequency = <100000>;
184 + pinctrl-names = "default";
185 + pinctrl-0 = <&pinctrl_i2c1>;
189 + compatible = "nxp,pca9555";
196 + compatible = "atmel,24c02";
202 + compatible = "atmel,24c02";
208 + compatible = "atmel,24c02";
214 + compatible = "atmel,24c02";
220 + compatible = "dallas,ds1672";
226 + clock-frequency = <100000>;
227 + pinctrl-names = "default";
228 + pinctrl-0 = <&pinctrl_i2c2>;
233 + clock-frequency = <100000>;
234 + pinctrl-names = "default";
235 + pinctrl-0 = <&pinctrl_i2c3>;
240 + pinctrl-names = "default";
241 + pinctrl-0 = <&pinctrl_pcie>;
242 + reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>;
247 + pinctrl-names = "default";
248 + pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
249 + status = "disabled";
253 + pinctrl-names = "default";
254 + pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
255 + status = "disabled";
259 + pinctrl-names = "default";
260 + pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */
261 + status = "disabled";
265 + pinctrl-names = "default";
266 + pinctrl-0 = <&pinctrl_uart1>;
271 + pinctrl-names = "default";
272 + pinctrl-0 = <&pinctrl_uart2>;
277 + pinctrl-names = "default";
278 + pinctrl-0 = <&pinctrl_uart3>;
283 + pinctrl-names = "default";
284 + pinctrl-0 = <&pinctrl_uart5>;
289 + pinctrl-names = "default";
290 + pinctrl-0 = <&pinctrl_usbotg>;
291 + disable-over-current;
300 + pinctrl-names = "default";
301 + pinctrl-0 = <&pinctrl_wdog>;
302 + fsl,ext-reset-output;
306 + pinctrl_enet: enetgrp {
308 + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
309 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
310 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
311 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
312 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
313 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
314 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
315 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
316 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
317 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
318 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
319 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
320 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
321 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
322 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
323 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
324 + MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0
328 + pinctrl_gpio_leds: gpioledsgrp {
330 + MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
331 + MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
335 + pinctrl_gpmi_nand: gpminandgrp {
337 + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
338 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
339 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
340 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
341 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
342 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
343 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
344 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
345 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
346 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
347 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
348 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
349 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
350 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
351 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
355 + pinctrl_i2c1: i2c1grp {
357 + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
358 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
359 + MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0
363 + pinctrl_i2c2: i2c2grp {
365 + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
366 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
370 + pinctrl_i2c3: i2c3grp {
372 + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
373 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
377 + pinctrl_pcie: pciegrp {
379 + MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0
383 + pinctrl_pps: ppsgrp {
385 + MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b1
389 + pinctrl_pwm2: pwm2grp {
391 + MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
395 + pinctrl_pwm3: pwm3grp {
397 + MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
401 + pinctrl_pwm4: pwm4grp {
403 + MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
407 + pinctrl_uart1: uart1grp {
409 + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
410 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
414 + pinctrl_uart2: uart2grp {
416 + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
417 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
421 + pinctrl_uart3: uart3grp {
423 + MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
424 + MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
428 + pinctrl_uart5: uart5grp {
430 + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
431 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
435 + pinctrl_usbotg: usbotggrp {
437 + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
441 + pinctrl_wdog: wdoggrp {
443 + MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0