initialize GPIO for the AR7240 SoC
[openwrt/openwrt.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6 *
7 * Parts of this file are based on Atheros' 2.6.15 BSP
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14 #ifndef __ASM_MACH_AR71XX_H
15 #define __ASM_MACH_AR71XX_H
16
17 #include <linux/types.h>
18 #include <linux/init.h>
19 #include <linux/io.h>
20 #include <linux/bitops.h>
21
22 #ifndef __ASSEMBLER__
23
24 #define AR71XX_PCI_MEM_BASE 0x10000000
25 #define AR71XX_PCI_MEM_SIZE 0x08000000
26 #define AR71XX_APB_BASE 0x18000000
27 #define AR71XX_GE0_BASE 0x19000000
28 #define AR71XX_GE0_SIZE 0x01000000
29 #define AR71XX_GE1_BASE 0x1a000000
30 #define AR71XX_GE1_SIZE 0x01000000
31 #define AR71XX_EHCI_BASE 0x1b000000
32 #define AR71XX_EHCI_SIZE 0x01000000
33 #define AR71XX_OHCI_BASE 0x1c000000
34 #define AR71XX_OHCI_SIZE 0x01000000
35 #define AR71XX_SPI_BASE 0x1f000000
36 #define AR71XX_SPI_SIZE 0x01000000
37
38 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
39 #define AR71XX_DDR_CTRL_SIZE 0x10000
40 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
41 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
42 #define AR71XX_UART_SIZE 0x10000
43 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
44 #define AR71XX_USB_CTRL_SIZE 0x10000
45 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
46 #define AR71XX_GPIO_SIZE 0x10000
47 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
48 #define AR71XX_PLL_SIZE 0x10000
49 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
50 #define AR71XX_RESET_SIZE 0x10000
51 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
52 #define AR71XX_MII_SIZE 0x10000
53 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
54 #define AR71XX_SLIC_SIZE 0x10000
55 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
56 #define AR71XX_DMA_SIZE 0x10000
57 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
58 #define AR71XX_STEREO_SIZE 0x10000
59 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
60 #define AR91XX_WMAC_SIZE 0x30000
61
62 #define AR71XX_MEM_SIZE_MIN 0x0200000
63 #define AR71XX_MEM_SIZE_MAX 0x10000000
64
65 #define AR71XX_CPU_IRQ_BASE 0
66 #define AR71XX_MISC_IRQ_BASE 8
67 #define AR71XX_MISC_IRQ_COUNT 8
68 #define AR71XX_GPIO_IRQ_BASE 16
69 #define AR71XX_GPIO_IRQ_COUNT 32
70 #define AR71XX_PCI_IRQ_BASE 48
71 #define AR71XX_PCI_IRQ_COUNT 8
72
73 #define AR71XX_CPU_IRQ_PCI (AR71XX_CPU_IRQ_BASE + 2)
74 #define AR71XX_CPU_IRQ_WMAC (AR71XX_CPU_IRQ_BASE + 2)
75 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
76 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
77 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
78 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
79 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
80
81 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
82 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
83 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
84 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
85 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
86 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
87 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
88 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
89
90 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
91
92 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
93 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
94 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
95 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 4)
96
97 extern u32 ar71xx_ahb_freq;
98 extern u32 ar71xx_cpu_freq;
99 extern u32 ar71xx_ddr_freq;
100
101 enum ar71xx_soc_type {
102 AR71XX_SOC_UNKNOWN,
103 AR71XX_SOC_AR7130,
104 AR71XX_SOC_AR7141,
105 AR71XX_SOC_AR7161,
106 AR71XX_SOC_AR7240,
107 AR71XX_SOC_AR9130,
108 AR71XX_SOC_AR9132
109 };
110
111 extern enum ar71xx_soc_type ar71xx_soc;
112
113 enum ar71xx_mach_type {
114 AR71XX_MACH_GENERIC = 0,
115 AR71XX_MACH_AP81, /* Atheros AP81 */
116 AR71XX_MACH_AP83, /* Atheros AP83 */
117 AR71XX_MACH_AW_NR580, /* AzureWave AW-NR580 */
118 AR71XX_MACH_RB_411, /* MikroTik RouterBOARD 411/411A/411AH */
119 AR71XX_MACH_RB_433, /* MikroTik RouterBOARD 433/433AH */
120 AR71XX_MACH_RB_450, /* MikroTik RouterBOARD 450 */
121 AR71XX_MACH_RB_493, /* Mikrotik RouterBOARD 493/493AH */
122 AR71XX_MACH_PB42, /* Atheros PB42 */
123 AR71XX_MACH_PB44, /* Atheros PB44 */
124 AR71XX_MACH_MZK_W04NU, /* Planex MZK-W04NU */
125 AR71XX_MACH_MZK_W300NH, /* Planex MZK-W300NH */
126 AR71XX_MACH_TEW_632BRP, /* TRENDnet TEW-632BRP */
127 AR71XX_MACH_TL_WR941ND, /* TP-LINK TL-WR941ND */
128 AR71XX_MACH_UBNT_LSSR71, /* Ubiquiti LS-SR71 */
129 AR71XX_MACH_UBNT_LSX, /* Ubiquiti LSX */
130 AR71XX_MACH_UBNT_RS, /* Ubiquiti RouterStation */
131 AR71XX_MACH_UBNT_RSPRO, /* Ubiquiti RouterStation Pro */
132 AR71XX_MACH_WNR2000, /* NETGEAR WNR2000 */
133 AR71XX_MACH_WP543, /* Compex WP543 */
134 AR71XX_MACH_WRT160NL, /* Linksys WRT160NL */
135 AR71XX_MACH_WRT400N, /* Linksys WRT400N */
136 };
137
138 extern enum ar71xx_mach_type ar71xx_mach;
139
140 /*
141 * PLL block
142 */
143 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
144 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
145 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
146 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
147
148 #define AR71XX_PLL_DIV_SHIFT 3
149 #define AR71XX_PLL_DIV_MASK 0x1f
150 #define AR71XX_CPU_DIV_SHIFT 16
151 #define AR71XX_CPU_DIV_MASK 0x3
152 #define AR71XX_DDR_DIV_SHIFT 18
153 #define AR71XX_DDR_DIV_MASK 0x3
154 #define AR71XX_AHB_DIV_SHIFT 20
155 #define AR71XX_AHB_DIV_MASK 0x7
156
157 #define AR71XX_ETH0_PLL_SHIFT 17
158 #define AR71XX_ETH1_PLL_SHIFT 19
159
160 #define AR724X_PLL_REG_CPU_CONFIG 0x00
161
162 #define AR724X_PLL_DIV_SHIFT 0
163 #define AR724X_PLL_DIV_MASK 0x3ff
164 #define AR724X_PLL_REF_DIV_SHIFT 10
165 #define AR724X_PLL_REF_DIV_MASK 0xf
166 #define AR724X_AHB_DIV_SHIFT 19
167 #define AR724X_AHB_DIV_MASK 0x1
168 #define AR724X_DDR_DIV_SHIFT 22
169 #define AR724X_DDR_DIV_MASK 0x3
170
171 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
172 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
173 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
174 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
175
176 #define AR91XX_PLL_DIV_SHIFT 0
177 #define AR91XX_PLL_DIV_MASK 0x3ff
178 #define AR91XX_DDR_DIV_SHIFT 22
179 #define AR91XX_DDR_DIV_MASK 0x3
180 #define AR91XX_AHB_DIV_SHIFT 19
181 #define AR91XX_AHB_DIV_MASK 0x1
182
183 #define AR91XX_ETH0_PLL_SHIFT 20
184 #define AR91XX_ETH1_PLL_SHIFT 22
185
186 extern void __iomem *ar71xx_pll_base;
187
188 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
189 {
190 __raw_writel(val, ar71xx_pll_base + reg);
191 }
192
193 static inline u32 ar71xx_pll_rr(unsigned reg)
194 {
195 return __raw_readl(ar71xx_pll_base + reg);
196 }
197
198 /*
199 * USB_CONFIG block
200 */
201 #define USB_CTRL_REG_FLADJ 0x00
202 #define USB_CTRL_REG_CONFIG 0x04
203
204 extern void __iomem *ar71xx_usb_ctrl_base;
205
206 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
207 {
208 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
209 }
210
211 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
212 {
213 return __raw_readl(ar71xx_usb_ctrl_base + reg);
214 }
215
216 /*
217 * GPIO block
218 */
219 #define GPIO_REG_OE 0x00
220 #define GPIO_REG_IN 0x04
221 #define GPIO_REG_OUT 0x08
222 #define GPIO_REG_SET 0x0c
223 #define GPIO_REG_CLEAR 0x10
224 #define GPIO_REG_INT_MODE 0x14
225 #define GPIO_REG_INT_TYPE 0x18
226 #define GPIO_REG_INT_POLARITY 0x1c
227 #define GPIO_REG_INT_PENDING 0x20
228 #define GPIO_REG_INT_ENABLE 0x24
229 #define GPIO_REG_FUNC 0x28
230
231 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
232 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
233 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
234 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
235 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
236 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
237 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
238
239 #define AR71XX_GPIO_COUNT 16
240
241 #define AR724X_GPIO_COUNT 16
242
243 #define AR91XX_GPIO_FUNC_WMAC_LED_EN BIT(22)
244 #define AR91XX_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
245 #define AR91XX_GPIO_FUNC_I2S_REFCLKEN BIT(20)
246 #define AR91XX_GPIO_FUNC_I2S_MCKEN BIT(19)
247 #define AR91XX_GPIO_FUNC_I2S1_EN BIT(18)
248 #define AR91XX_GPIO_FUNC_I2S0_EN BIT(17)
249 #define AR91XX_GPIO_FUNC_SLIC_EN BIT(16)
250 #define AR91XX_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
251 #define AR91XX_GPIO_FUNC_UART_EN BIT(8)
252 #define AR91XX_GPIO_FUNC_USB_CLK_EN BIT(4)
253
254 #define AR91XX_GPIO_COUNT 22
255
256 extern void __iomem *ar71xx_gpio_base;
257
258 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
259 {
260 __raw_writel(value, ar71xx_gpio_base + reg);
261 }
262
263 static inline u32 ar71xx_gpio_rr(unsigned reg)
264 {
265 return __raw_readl(ar71xx_gpio_base + reg);
266 }
267
268 void ar71xx_gpio_init(void) __init;
269 void ar71xx_gpio_function_enable(u32 mask);
270 void ar71xx_gpio_function_disable(u32 mask);
271
272 /*
273 * DDR_CTRL block
274 */
275 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
276 #define AR71XX_DDR_REG_PCI_WIN1 0x80
277 #define AR71XX_DDR_REG_PCI_WIN2 0x84
278 #define AR71XX_DDR_REG_PCI_WIN3 0x88
279 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
280 #define AR71XX_DDR_REG_PCI_WIN5 0x90
281 #define AR71XX_DDR_REG_PCI_WIN6 0x94
282 #define AR71XX_DDR_REG_PCI_WIN7 0x98
283 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
284 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
285 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
286 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
287
288 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
289 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
290 #define AR91XX_DDR_REG_FLUSH_USB 0x84
291 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
292
293 #define PCI_WIN0_OFFS 0x10000000
294 #define PCI_WIN1_OFFS 0x11000000
295 #define PCI_WIN2_OFFS 0x12000000
296 #define PCI_WIN3_OFFS 0x13000000
297 #define PCI_WIN4_OFFS 0x14000000
298 #define PCI_WIN5_OFFS 0x15000000
299 #define PCI_WIN6_OFFS 0x16000000
300 #define PCI_WIN7_OFFS 0x07000000
301
302 extern void __iomem *ar71xx_ddr_base;
303
304 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
305 {
306 __raw_writel(val, ar71xx_ddr_base + reg);
307 }
308
309 static inline u32 ar71xx_ddr_rr(unsigned reg)
310 {
311 return __raw_readl(ar71xx_ddr_base + reg);
312 }
313
314 void ar71xx_ddr_flush(u32 reg);
315
316 /*
317 * PCI block
318 */
319 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
320 #define AR71XX_PCI_CFG_SIZE 0x100
321
322 #define PCI_REG_CRP_AD_CBE 0x00
323 #define PCI_REG_CRP_WRDATA 0x04
324 #define PCI_REG_CRP_RDDATA 0x08
325 #define PCI_REG_CFG_AD 0x0c
326 #define PCI_REG_CFG_CBE 0x10
327 #define PCI_REG_CFG_WRDATA 0x14
328 #define PCI_REG_CFG_RDDATA 0x18
329 #define PCI_REG_PCI_ERR 0x1c
330 #define PCI_REG_PCI_ERR_ADDR 0x20
331 #define PCI_REG_AHB_ERR 0x24
332 #define PCI_REG_AHB_ERR_ADDR 0x28
333
334 #define PCI_CRP_CMD_WRITE 0x00010000
335 #define PCI_CRP_CMD_READ 0x00000000
336 #define PCI_CFG_CMD_READ 0x0000000a
337 #define PCI_CFG_CMD_WRITE 0x0000000b
338
339 #define PCI_IDSEL_ADL_START 17
340
341 /*
342 * RESET block
343 */
344 #define AR71XX_RESET_REG_TIMER 0x00
345 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
346 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
347 #define AR71XX_RESET_REG_WDOG 0x0c
348 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
349 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
350 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
351 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
352 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
353 #define AR71XX_RESET_REG_RESET_MODULE 0x24
354 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
355 #define AR71XX_RESET_REG_PERFC0 0x30
356 #define AR71XX_RESET_REG_PERFC1 0x34
357 #define AR71XX_RESET_REG_REV_ID 0x90
358
359 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
360 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
361 #define AR91XX_RESET_REG_PERF_CTRL 0x20
362 #define AR91XX_RESET_REG_PERFC0 0x24
363 #define AR91XX_RESET_REG_PERFC1 0x28
364
365 #define WDOG_CTRL_LAST_RESET BIT(31)
366 #define WDOG_CTRL_ACTION_MASK 3
367 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
368 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
369 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
370 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
371
372 #define MISC_INT_DMA BIT(7)
373 #define MISC_INT_OHCI BIT(6)
374 #define MISC_INT_PERFC BIT(5)
375 #define MISC_INT_WDOG BIT(4)
376 #define MISC_INT_UART BIT(3)
377 #define MISC_INT_GPIO BIT(2)
378 #define MISC_INT_ERROR BIT(1)
379 #define MISC_INT_TIMER BIT(0)
380
381 #define PCI_INT_CORE BIT(4)
382 #define PCI_INT_DEV2 BIT(2)
383 #define PCI_INT_DEV1 BIT(1)
384 #define PCI_INT_DEV0 BIT(0)
385
386 #define RESET_MODULE_EXTERNAL BIT(28)
387 #define RESET_MODULE_FULL_CHIP BIT(24)
388 #define RESET_MODULE_AMBA2WMAC BIT(22)
389 #define RESET_MODULE_CPU_NMI BIT(21)
390 #define RESET_MODULE_CPU_COLD BIT(20)
391 #define RESET_MODULE_DMA BIT(19)
392 #define RESET_MODULE_SLIC BIT(18)
393 #define RESET_MODULE_STEREO BIT(17)
394 #define RESET_MODULE_DDR BIT(16)
395 #define RESET_MODULE_GE1_MAC BIT(13)
396 #define RESET_MODULE_GE1_PHY BIT(12)
397 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
398 #define RESET_MODULE_GE0_MAC BIT(9)
399 #define RESET_MODULE_GE0_PHY BIT(8)
400 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
401 #define RESET_MODULE_USB_HOST BIT(5)
402 #define RESET_MODULE_USB_PHY BIT(4)
403 #define RESET_MODULE_PCI_BUS BIT(1)
404 #define RESET_MODULE_PCI_CORE BIT(0)
405
406 #define REV_ID_MAJOR_MASK 0xf0
407 #define REV_ID_MAJOR_AR71XX 0xa0
408 #define REV_ID_MAJOR_AR913X 0xb0
409 #define REV_ID_MAJOR_AR724X 0xc0
410
411 #define AR71XX_REV_ID_MINOR_MASK 0x3
412 #define AR71XX_REV_ID_MINOR_AR7130 0x0
413 #define AR71XX_REV_ID_MINOR_AR7141 0x1
414 #define AR71XX_REV_ID_MINOR_AR7161 0x2
415 #define AR71XX_REV_ID_REVISION_MASK 0x3
416 #define AR71XX_REV_ID_REVISION_SHIFT 2
417
418 #define AR91XX_REV_ID_MINOR_MASK 0x3
419 #define AR91XX_REV_ID_MINOR_AR9130 0x0
420 #define AR91XX_REV_ID_MINOR_AR9132 0x1
421 #define AR91XX_REV_ID_REVISION_MASK 0x3
422 #define AR91XX_REV_ID_REVISION_SHIFT 2
423
424 #define AR724X_REV_ID_REVISION_MASK 0x3
425
426 extern void __iomem *ar71xx_reset_base;
427
428 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
429 {
430 __raw_writel(val, ar71xx_reset_base + reg);
431 }
432
433 static inline u32 ar71xx_reset_rr(unsigned reg)
434 {
435 return __raw_readl(ar71xx_reset_base + reg);
436 }
437
438 void ar71xx_device_stop(u32 mask);
439 void ar71xx_device_start(u32 mask);
440
441 /*
442 * SPI block
443 */
444 #define SPI_REG_FS 0x00 /* Function Select */
445 #define SPI_REG_CTRL 0x04 /* SPI Control */
446 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
447 #define SPI_REG_RDS 0x0c /* Read Data Shift */
448
449 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
450
451 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
452 #define SPI_CTRL_DIV_MASK 0x3f
453
454 #define SPI_IOC_DO BIT(0) /* Data Out pin */
455 #define SPI_IOC_CLK BIT(8) /* CLK pin */
456 #define SPI_IOC_CS(n) BIT(16 + (n))
457 #define SPI_IOC_CS0 SPI_IOC_CS(0)
458 #define SPI_IOC_CS1 SPI_IOC_CS(1)
459 #define SPI_IOC_CS2 SPI_IOC_CS(2)
460 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
461
462 void ar71xx_flash_acquire(void);
463 void ar71xx_flash_release(void);
464
465 /*
466 * MII_CTRL block
467 */
468 #define MII_REG_MII0_CTRL 0x00
469 #define MII_REG_MII1_CTRL 0x04
470
471 #define MII0_CTRL_IF_GMII 0
472 #define MII0_CTRL_IF_MII 1
473 #define MII0_CTRL_IF_RGMII 2
474 #define MII0_CTRL_IF_RMII 3
475
476 #define MII1_CTRL_IF_RGMII 0
477 #define MII1_CTRL_IF_RMII 1
478
479 #endif /* __ASSEMBLER__ */
480
481 #endif /* __ASM_MACH_AR71XX_H */