kernel: update 4.1 to 4.1.5
[openwrt/openwrt.git] / target / linux / sunxi / patches-4.1 / 164-3-dt-sun7i-add-mod1-clocknodes.patch
1 From e9051f5dbc26e78f91cf23ca79ae4c8471119667 Mon Sep 17 00:00:00 2001
2 From: =?UTF-8?q?Emilio=20L=C3=B3pez?= <emilio@elopez.com.ar>
3 Date: Fri, 18 Jul 2014 15:26:08 -0300
4 Subject: [PATCH] ARM: sun7i: Add mod1 clock nodes
5 MIME-Version: 1.0
6 Content-Type: text/plain; charset=UTF-8
7 Content-Transfer-Encoding: 8bit
8
9 This commit adds all the mod1 clocks available on A20 to its device
10 tree. This list was created by looking at the A20 user manual.
11
12 Not-signed-off-by: Emilio López <emilio@elopez.com.ar>
13 Signed-off-by: Hans de Goede <hdegoede@redhat.com>
14 ---
15 arch/arm/boot/dts/sun7i-a20.dtsi | 39 +++++++++++++++++++++++++++++++++++++++
16 1 file changed, 39 insertions(+)
17
18 --- a/arch/arm/boot/dts/sun7i-a20.dtsi
19 +++ b/arch/arm/boot/dts/sun7i-a20.dtsi
20 @@ -447,6 +447,29 @@
21 clock-output-names = "ir1";
22 };
23
24 + iis0_clk: clk@01c200b8 {
25 + #clock-cells = <0>;
26 + compatible = "allwinner,sun4i-a10-mod1-clk";
27 + reg = <0x01c200b8 0x4>;
28 + clocks = <&pll2 0>, <&pll2 1>, <&pll2 2>, <&pll2 3>;
29 + clock-output-names = "iis0";
30 + };
31 +
32 + ac97_clk: clk@01c200bc {
33 + #clock-cells = <0>;
34 + compatible = "allwinner,sun4i-a10-mod1-clk";
35 + reg = <0x01c200bc 0x4>;
36 + clocks = <&pll2 3>, <&pll2 2>, <&pll2 1>, <&pll2 0>;
37 + clock-output-names = "ac97";
38 + };
39 +
40 + spdif_clk: clk@01c200c0 {
41 + #clock-cells = <0>;
42 + compatible = "allwinner,sun4i-a10-mod1-clk";
43 + reg = <0x01c200c0 0x4>;
44 + clocks = <&pll2 0>, <&pll2 1>, <&pll2 2>, <&pll2 3>;
45 + clock-output-names = "spdif";
46 + };
47 usb_clk: clk@01c200cc {
48 #clock-cells = <1>;
49 #reset-cells = <1>;
50 @@ -464,6 +487,22 @@
51 clock-output-names = "spi3";
52 };
53
54 + iis1_clk: clk@01c200d8 {
55 + #clock-cells = <0>;
56 + compatible = "allwinner,sun4i-a10-mod1-clk";
57 + reg = <0x01c200d8 0x4>;
58 + clocks = <&pll2 0>, <&pll2 1>, <&pll2 2>, <&pll2 3>;
59 + clock-output-names = "iis1";
60 + };
61 +
62 + iis2_clk: clk@01c200dc {
63 + #clock-cells = <0>;
64 + compatible = "allwinner,sun4i-a10-mod1-clk";
65 + reg = <0x01c200dc 0x4>;
66 + clocks = <&pll2 0>, <&pll2 1>, <&pll2 2>, <&pll2 3>;
67 + clock-output-names = "iis2";
68 + };
69 +
70 codec_clk: clk@01c20140 {
71 #clock-cells = <0>;
72 compatible = "allwinner,sun4i-a10-codec-clk";