// SPDX-License-Identifier: GPL-2.0-or-later OR MIT #include "mt7620a.dtsi" #include #include #include / { compatible = "ralink,mt7620a-soc"; aliases { led-boot = &led_power; led-failsafe = &led_power; led-running = &led_power; led-upgrade = &led_power; }; keys { compatible = "gpio-keys"; reset_wps { label = "reset_wps"; gpios = <&gpio2 20 GPIO_ACTIVE_LOW>; linux,code = ; }; switch_high { label = "switch high"; gpios = <&gpio2 22 GPIO_ACTIVE_LOW>; linux,code = ; linux,input-type = ; }; switch_off { label = "switch off"; gpios = <&gpio2 23 GPIO_ACTIVE_LOW>; linux,code = ; linux,input-type = ; }; }; leds { compatible = "gpio-leds"; led_power: power { label = "green:power"; gpios = <&gpio2 27 GPIO_ACTIVE_LOW>; }; lan { label = "green:lan"; gpios = <&gpio2 26 GPIO_ACTIVE_LOW>; }; wlan2g { label = "blue:wlan2g"; gpios = <&gpio2 30 GPIO_ACTIVE_LOW>; linux,default-trigger = "phy1radio"; }; wlan5g { label = "blue:wlan5g"; gpios = <&gpio2 31 GPIO_ACTIVE_LOW>; linux,default-trigger = "phy0radio"; }; wps { label = "green:wps"; gpios = <&gpio2 28 GPIO_ACTIVE_LOW>; }; crossband { label = "green:crossband"; gpios = <&gpio2 29 GPIO_ACTIVE_LOW>; }; }; }; &gpio1 { status = "okay"; }; &gpio2 { status = "okay"; }; &spi0 { status = "okay"; flash@0 { compatible = "jedec,spi-nor"; reg = <0>; spi-max-frequency = <10000000>; partitions { compatible = "fixed-partitions"; #address-cells = <1>; #size-cells = <1>; partition@0 { label = "u-boot"; reg = <0x0 0x30000>; read-only; }; partition@30000 { label = "u-boot-env"; reg = <0x30000 0x10000>; read-only; }; factory: partition@40000 { label = "factory"; reg = <0x40000 0x10000>; read-only; }; partition@50000 { label = "cimage"; reg = <0x50000 0x20000>; read-only; }; partition@70000 { compatible = "openwrt,uimage", "denx,uimage"; openwrt,offset = ; openwrt,partition-magic = ; label = "firmware"; reg = <0x00070000 0x00790000>; }; }; }; }; &state_default { gpio { groups = "i2c", "uartf", "nd_sd", "rgmii2"; function = "gpio"; }; }; &pinctrl { phy_reset_pins: phy-reset { gpio { groups = "spi refclk"; function = "gpio"; }; }; }; ðernet { pinctrl-names = "default"; pinctrl-0 = <&rgmii1_pins &mdio_pins &phy_reset_pins>; mtd-mac-address = <&factory 0x4>; mediatek,mdio-mode = <1>; phy-reset-gpios = <&gpio1 15 GPIO_ACTIVE_LOW>; phy-reset-duration = <30>; port@5 { status = "okay"; mediatek,fixed-link = <1000 1 1 1>; phy-mode = "rgmii"; }; mdio-bus { status = "okay"; phy0: ethernet-phy@0 { status = "disabled"; reg = <0>; phy-mode = "rgmii"; }; phy1: ethernet-phy@1 { status = "disabled"; reg = <1>; phy-mode = "rgmii"; }; phy2: ethernet-phy@2 { status = "disabled"; reg = <2>; phy-mode = "rgmii"; }; phy3: ethernet-phy@3 { status = "disabled"; reg = <3>; phy-mode = "rgmii"; }; phy4: ethernet-phy@4 { status = "disabled"; reg = <4>; phy-mode = "rgmii"; }; }; }; &gsw { mediatek,port5 = "gmac"; }; &wmac { ralink,mtd-eeprom = <&factory 0x0>; }; &pcie { status = "okay"; }; &pcie0 { wifi@0,0 { reg = <0x0000 0 0 0 0>; mediatek,mtd-eeprom = <&factory 0x8000>; mediatek,2ghz = <0>; }; };