more bcm63xx definition fixes, thanks AndyI
authorFlorian Fainelli <florian@openwrt.org>
Tue, 11 Aug 2009 18:50:07 +0000 (18:50 +0000)
committerFlorian Fainelli <florian@openwrt.org>
Tue, 11 Aug 2009 18:50:07 +0000 (18:50 +0000)
SVN-Revision: 17227

target/linux/brcm63xx/files/arch/mips/bcm63xx/clk.c
target/linux/brcm63xx/files/arch/mips/bcm63xx/cpu.c
target/linux/brcm63xx/files/arch/mips/bcm63xx/dev-usb-udc.c
target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h
target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h

index 4d1186eed2f619f1a0c20f20fa987795bd3b9df6..eaf6196c755e6f247511b0b051d35e6b6c56e6b9 100644 (file)
@@ -149,6 +149,7 @@ static void usbs_set(struct clk *clk, int enable)
 
        switch(bcm63xx_get_cpu_id()) {
        case BCM6338_CPU_ID: mask = CKCTL_6338_USBS_EN; break;
+       case BCM6345_CPU_ID: mask = CKCTL_6345_USBS_EN; break;
        case BCM6348_CPU_ID: mask = CKCTL_6348_USBS_EN; break;
        default:
                return;
index 937c830b9135077be6ebd2280adcff8da8a4fec6..00da28286a633358a92944d97f379bfaca256da1 100644 (file)
@@ -115,6 +115,7 @@ static const int bcm96345_irqs[] = {
        [IRQ_TIMER]             = BCM_6345_TIMER_IRQ,
        [IRQ_UART0]             = BCM_6345_UART0_IRQ,
        [IRQ_DSL]               = BCM_6345_DSL_IRQ,
+       [IRQ_UDC0]              = BCM_6345_UDC0_IRQ,
        [IRQ_ENET0]             = BCM_6345_ENET0_IRQ,
        [IRQ_ENET_PHY]          = BCM_6345_ENET_PHY_IRQ,
        [IRQ_ENET0_RXDMA]       = BCM_6345_ENET0_RXDMA_IRQ,
index 4459f2f003816c785f66872af61a4419e373b896..c5f1070c3bcb033c24d01e852e40ae246a30e867 100644 (file)
@@ -47,7 +47,7 @@ static struct platform_device bcm63xx_udc_device = {
 
 int __init bcm63xx_udc_register(void)
 {
-       if (!BCMCPU_IS_6338() && !BCMCPU_IS_6348())
+       if (!BCMCPU_IS_6338() && !BCMCPU_IS_6345() && !BCMCPU_IS_6348())
                return 0;
 
        udc_resources[0].start = bcm63xx_regset_address(RSET_UDC0);
index 693989c6b81fb6afccfad3aaf18964b19b74acee..e27bd5b3d0fa5e932edd2f3e150fce580dc8af5e 100644 (file)
@@ -129,10 +129,10 @@ enum bcm63xx_regs_set {
 #define BCM_6338_UART0_BASE            (0xfffe0300)
 #define BCM_6338_GPIO_BASE             (0xfffe0400)
 #define BCM_6338_SPI_BASE              (0xfffe0c00)
-#define BCM_6338_UDC0_BASE             (0xdeadbeef)
+#define BCM_6338_UDC0_BASE             (0xfffe3000)
 #define BCM_6338_USBDMA_BASE           (0xfffe2400)
 #define BCM_6338_OHCI0_BASE            (0xdeadbeef)
-#define BCM_6338_OHCI_PRIV_BASE                (0xfffe3000)
+#define BCM_6338_OHCI_PRIV_BASE                (0xdeadbeef)
 #define BCM_6338_USBH_PRIV_BASE                (0xdeadbeef)
 #define BCM_6338_MPI_BASE              (0xfffe3160)
 #define BCM_6338_PCMCIA_BASE           (0xdeadbeef)
@@ -159,14 +159,14 @@ enum bcm63xx_regs_set {
 #define BCM_6345_UART0_BASE            (0xfffe0300)
 #define BCM_6345_GPIO_BASE             (0xfffe0400)
 #define BCM_6345_SPI_BASE              (0xdeadbeef)
-#define BCM_6345_UDC0_BASE             (0xdeadbeef)
-#define BCM_6345_USBDMA_BASE           (0xfffe2800)
+#define BCM_6345_UDC0_BASE             (0xfffe2100)
+#define BCM_6345_USBDMA_BASE           (0xfffe2b00)
 #define BCM_6345_ENET0_BASE            (0xfffe1800)
 #define BCM_6345_ENETDMA_BASE          (0xfffe2800)
 #define BCM_6345_PCMCIA_BASE           (0xfffe2028)
 #define BCM_6345_MPI_BASE              (0xdeadbeef)
-#define BCM_6345_OHCI0_BASE            (0xfffe2100)
-#define BCM_6345_OHCI_PRIV_BASE                (0xfffe2200)
+#define BCM_6345_OHCI0_BASE            (0xdeadbeef)
+#define BCM_6345_OHCI_PRIV_BASE                (0xdeadbeef)
 #define BCM_6345_USBH_PRIV_BASE                (0xdeadbeef)
 #define BCM_6345_SDRAM_REGS_BASE       (0xfffe2300)
 #define BCM_6345_DSL_BASE              (0xdeadbeef)
@@ -598,7 +598,7 @@ enum bcm63xx_irq {
 #define BCM_6345_UART0_IRQ             (IRQ_INTERNAL_BASE + 2)
 #define BCM_6345_DSL_IRQ               (IRQ_INTERNAL_BASE + 3)
 #define BCM_6345_ATM_IRQ               (IRQ_INTERNAL_BASE + 4)
-#define BCM_6345_USB_IRQ               (IRQ_INTERNAL_BASE + 5)
+#define BCM_6345_UDC0_IRQ              (IRQ_INTERNAL_BASE + 5)
 #define BCM_6345_ENET0_IRQ             (IRQ_INTERNAL_BASE + 8)
 #define BCM_6345_ENET_PHY_IRQ          (IRQ_INTERNAL_BASE + 12)
 #define BCM_6345_ENET0_RXDMA_IRQ       (IRQ_INTERNAL_BASE + 13 + 1)
index f7162f9f8920d1c6a034db296ae869cab84ac6ed..e2cc60758e931a040b1345c81f1d9c5b17e3bb68 100644 (file)
 #define CKCTL_6345_UART_EN             (1 << 3)
 #define CKCTL_6345_ADSLPHY_EN          (1 << 4)
 #define CKCTL_6345_ENET_EN             (1 << 7)
-#define CKCTL_6345_USBH_EN             (1 << 8)
+#define CKCTL_6345_USBS_EN             (1 << 8)
 
 #define CKCTL_6345_ALL_SAFE_EN         (CKCTL_6345_ENET_EN |   \
-                                       CKCTL_6345_USBH_EN |    \
+                                       CKCTL_6345_USBS_EN |    \
                                        CKCTL_6345_ADSLPHY_EN)
 
 #define CKCTL_6348_ADSLPHY_EN          (1 << 0)