From a0a616e1b8d8f3a0cfe1b91b29eef5a8326769f7 Mon Sep 17 00:00:00 2001 From: Lucian Cristian Date: Mon, 4 Jun 2018 02:09:15 +0300 Subject: [PATCH] ath79: fix qca956x SoC boot based on old ar71xx irq.c driver Signed-off-by: Lucian Cristian --- .../0035-MIPS-ath79-fix-QCA956x-boot.patch | 17 +++++++++++++++++ 1 file changed, 17 insertions(+) create mode 100644 target/linux/ath79/patches-4.14/0035-MIPS-ath79-fix-QCA956x-boot.patch diff --git a/target/linux/ath79/patches-4.14/0035-MIPS-ath79-fix-QCA956x-boot.patch b/target/linux/ath79/patches-4.14/0035-MIPS-ath79-fix-QCA956x-boot.patch new file mode 100644 index 0000000000..e5b714c442 --- /dev/null +++ b/target/linux/ath79/patches-4.14/0035-MIPS-ath79-fix-QCA956x-boot.patch @@ -0,0 +1,17 @@ +--- a/arch/mips/ath79/clock.c 2018-06-01 13:56:30.376729328 +0300 ++++ b/arch/mips/ath79/clock.c 2018-06-04 02:06:57.039616840 +0300 +@@ -525,6 +525,14 @@ + u32 cpu_pll, ddr_pll; + u32 bootstrap; + ++ /* QCA956x timer init workaround has to be applied right before setting ++ * up the clock. Else, there will be no jiffies */ ++ u32 misc; ++ ++ misc = ath79_reset_rr(AR71XX_RESET_REG_MISC_INT_ENABLE); ++ misc |= MISC_INT_MIPS_SI_TIMERINT_MASK; ++ ath79_reset_wr(AR71XX_RESET_REG_MISC_INT_ENABLE, misc); ++ + bootstrap = ath79_reset_rr(QCA956X_RESET_REG_BOOTSTRAP); + if (bootstrap & QCA956X_BOOTSTRAP_REF_CLK_40) + ref_rate = 40 * 1000 * 1000; -- 2.30.2