[adm5120] USB driver fixes
[openwrt/svn-archive/archive.git] / target / linux / adm5120 / files / drivers / usb / host / adm5120.h
1 /*
2 * OHCI HCD (Host Controller Driver) for USB.
3 *
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
6 *
7 * This file is licenced under the GPL.
8 */
9
10 /*
11 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
12 * __leXX (normally) or __beXX (given OHCI_BIG_ENDIAN), depending on the
13 * host controller implementation.
14 */
15 typedef __u32 __bitwise __hc32;
16 typedef __u16 __bitwise __hc16;
17
18 /*
19 * OHCI Endpoint Descriptor (ED) ... holds TD queue
20 * See OHCI spec, section 4.2
21 *
22 * This is a "Queue Head" for those transfers, which is why
23 * both EHCI and UHCI call similar structures a "QH".
24 */
25
26 #define TD_DATALEN_MAX 4096
27
28 #define ED_ALIGN 16
29 #define ED_MASK ((u32)~(ED_ALIGN-1)) /* strip hw status in low addr bits */
30
31 struct ed {
32 /* first fields are hardware-specified */
33 __hc32 hwINFO; /* endpoint config bitmap */
34 /* info bits defined by hcd */
35 #define ED_DEQUEUE (1 << 27)
36 /* info bits defined by the hardware */
37 #define ED_MPS_SHIFT 16
38 #define ED_MPS_MASK ((1 << 11)-1)
39 #define ED_MPS_GET(x) (((x) >> ED_MPS_SHIFT) & ED_MPS_MASK)
40 #define ED_ISO (1 << 15) /* isochronous endpoint */
41 #define ED_SKIP (1 << 14)
42 #define ED_SPEED_FULL (1 << 13) /* fullspeed device */
43 #define ED_INT (1 << 11) /* interrupt endpoint */
44 #define ED_EN_SHIFT 7 /* endpoint shift */
45 #define ED_EN_MASK ((1 << 4)-1) /* endpoint mask */
46 #define ED_EN_GET(x) (((x) >> ED_EN_SHIFT) & ED_EN_MASK)
47 #define ED_FA_MASK ((1 << 7)-1) /* function address mask */
48 #define ED_FA_GET(x) ((x) & ED_FA_MASK)
49 __hc32 hwTailP; /* tail of TD list */
50 __hc32 hwHeadP; /* head of TD list (hc r/w) */
51 #define ED_C (0x02) /* toggle carry */
52 #define ED_H (0x01) /* halted */
53 __hc32 hwNextED; /* next ED in list */
54
55 /* rest are purely for the driver's use */
56 dma_addr_t dma; /* addr of ED */
57 struct td *dummy; /* next TD to activate */
58
59 struct urb_priv *urb_active; /* active URB */
60 struct list_head urb_pending; /* pending URBs */
61
62 struct list_head ed_list; /* list of all EDs*/
63 struct list_head rm_list; /* for remove list */
64
65 /* host's view of schedule */
66 struct ed *ed_next; /* on schedule list */
67 struct ed *ed_prev; /* for non-interrupt EDs */
68 struct ed *ed_rm_next; /* on rm list */
69
70 /* create --> IDLE --> OPER --> ... --> IDLE --> destroy
71 * usually: OPER --> UNLINK --> (IDLE | OPER) --> ...
72 */
73 u8 state;
74 #define ED_NEW 0x00 /* just allocated */
75 #define ED_IDLE 0x01 /* linked into HC, but not running */
76 #define ED_OPER 0x02 /* linked into HC and running */
77 #define ED_UNLINK 0x03 /* being unlinked from HC */
78
79 u8 type; /* PIPE_{BULK,...} */
80
81 /* periodic scheduling params (for intr and iso) */
82 u8 branch;
83 u16 interval;
84 u16 load;
85 u16 last_iso; /* iso only */
86
87 /* HC may see EDs on rm_list until next frame (frame_no == tick) */
88 u16 tick;
89 } __attribute__ ((aligned(ED_ALIGN)));
90
91 /*
92 * OHCI Transfer Descriptor (TD) ... one per transfer segment
93 * See OHCI spec, sections 4.3.1 (general = control/bulk/interrupt)
94 * and 4.3.2 (iso)
95 */
96
97 #define TD_ALIGN 32
98 #define TD_MASK ((u32)~(TD_ALIGN-1)) /* strip hw status in low addr bits */
99
100 struct td {
101 /* first fields are hardware-specified */
102 __hc32 hwINFO; /* transfer info bitmask */
103
104 /* hwINFO bits */
105 #define TD_OWN (1 << 31) /* owner of the descriptor */
106 #define TD_CC_SHIFT 27 /* condition code */
107 #define TD_CC_MASK 0xf
108 #define TD_CC (TD_CC_MASK << TD_CC_SHIFT)
109 #define TD_CC_GET(x) (((x) >> TD_CC_SHIFT) & TD_CC_MASK)
110
111 #define TD_EC_SHIFT 25 /* error count */
112 #define TD_EC_MASK 0x3
113 #define TD_EC (TD_EC_MASK << TD_EC_SHIFT)
114 #define TD_EC_GET(x) ((x >> TD_EC_SHIFT) & TD_EC_MASK)
115 #define TD_T_SHIFT 23 /* data toggle state */
116 #define TD_T_MASK 0x3
117 #define TD_T (TD_T_MASK << TD_T_SHIFT)
118 #define TD_T_DATA0 (0x2 << TD_T_SHIFT) /* DATA0 */
119 #define TD_T_DATA1 (0x3 << TD_T_SHIFT) /* DATA1 */
120 #define TD_T_CARRY (0x0 << TD_T_SHIFT) /* uses ED_C */
121 #define TD_T_GET(x) (((x) >> TD_T_SHIFT) & TD_T_MASK)
122 #define TD_DP_SHIFT 21 /* direction/pid */
123 #define TD_DP_MASK 0x3
124 #define TD_DP (TD_DP_MASK << TD_DP_SHIFT)
125 #define TD_DP_SETUP (0x0 << TD_DP_SHIFT) /* SETUP pid */
126 #define TD_DP_OUT (0x1 << TD_DP_SHIFT) /* OUT pid */
127 #define TD_DP_IN (0x2 << TD_DP_SHIFT) /* IN pid */
128 #define TD_DP_GET(x) (((x) >> TD_DP_SHIFT) & TD_DP_MASK)
129 #define TD_ISI_SHIFT 8 /* Interrupt Service Interval */
130 #define TD_ISI_MASK 0x3f
131 #define TD_ISI_GET(x) (((x) >> TD_ISI_SHIFT) & TD_ISI_MASK)
132 #define TD_FN_MASK 0x3f /* frame number */
133 #define TD_FN_GET(x) ((x) & TD_FN_MASK)
134
135 __hc32 hwDBP; /* Data Buffer Pointer (or 0) */
136 __hc32 hwCBL; /* Controller/Buffer Length */
137
138 /* hwCBL bits */
139 #define TD_BL_MASK 0xffff /* buffer length */
140 #define TD_BL_GET(x) ((x) & TD_BL_MASK)
141 #define TD_IE (1 << 16) /* interrupt enable */
142 __hc32 hwNextTD; /* Next TD Pointer */
143
144 /* rest are purely for the driver's use */
145 __u8 index;
146 /* struct ed *ed;*/
147 struct urb *urb;
148
149 dma_addr_t td_dma; /* addr of this TD */
150 dma_addr_t data_dma; /* addr of data it points to */
151
152 } __attribute__ ((aligned(TD_ALIGN))); /* c/b/i need 16; only iso needs 32 */
153
154 /*
155 * Hardware transfer status codes -- CC from td->hwINFO
156 */
157 #define TD_CC_NOERROR 0x00
158 #define TD_CC_CRC 0x01
159 #define TD_CC_BITSTUFFING 0x02
160 #define TD_CC_DATATOGGLEM 0x03
161 #define TD_CC_STALL 0x04
162 #define TD_CC_DEVNOTRESP 0x05
163 #define TD_CC_PIDCHECKFAIL 0x06
164 #define TD_CC_UNEXPECTEDPID 0x07
165 #define TD_CC_DATAOVERRUN 0x08
166 #define TD_CC_DATAUNDERRUN 0x09
167 /* 0x0A, 0x0B reserved for hardware */
168 #define TD_CC_BUFFEROVERRUN 0x0C
169 #define TD_CC_BUFFERUNDERRUN 0x0D
170 /* 0x0E, 0x0F reserved for HCD */
171 #define TD_CC_HCD0 0x0E
172 #define TD_CC_NOTACCESSED 0x0F
173
174 /*
175 * preshifted status codes
176 */
177 #define TD_SCC_NOTACCESSED (TD_CC_NOTACCESSED << TD_CC_SHIFT)
178
179
180 /* map OHCI TD status codes (CC) to errno values */
181 static const int cc_to_error [16] = {
182 /* No Error */ 0,
183 /* CRC Error */ -EILSEQ,
184 /* Bit Stuff */ -EPROTO,
185 /* Data Togg */ -EILSEQ,
186 /* Stall */ -EPIPE,
187 /* DevNotResp */ -ETIME,
188 /* PIDCheck */ -EPROTO,
189 /* UnExpPID */ -EPROTO,
190 /* DataOver */ -EOVERFLOW,
191 /* DataUnder */ -EREMOTEIO,
192 /* (for hw) */ -EIO,
193 /* (for hw) */ -EIO,
194 /* BufferOver */ -ECOMM,
195 /* BuffUnder */ -ENOSR,
196 /* (for HCD) */ -EALREADY,
197 /* (for HCD) */ -EALREADY
198 };
199
200 #define NUM_INTS 32
201
202 /*
203 * This is the structure of the OHCI controller's memory mapped I/O region.
204 * You must use readl() and writel() (in <asm/io.h>) to access these fields!!
205 * Layout is in section 7 (and appendix B) of the spec.
206 */
207 struct admhcd_regs {
208 __hc32 gencontrol; /* General Control */
209 __hc32 int_status; /* Interrupt Status */
210 __hc32 int_enable; /* Interrupt Enable */
211 __hc32 reserved00;
212 __hc32 host_control; /* Host General Control */
213 __hc32 reserved01;
214 __hc32 fminterval; /* Frame Interval */
215 __hc32 fmnumber; /* Frame Number */
216 __hc32 reserved02;
217 __hc32 reserved03;
218 __hc32 reserved04;
219 __hc32 reserved05;
220 __hc32 reserved06;
221 __hc32 reserved07;
222 __hc32 reserved08;
223 __hc32 reserved09;
224 __hc32 reserved10;
225 __hc32 reserved11;
226 __hc32 reserved12;
227 __hc32 reserved13;
228 __hc32 reserved14;
229 __hc32 reserved15;
230 __hc32 reserved16;
231 __hc32 reserved17;
232 __hc32 reserved18;
233 __hc32 reserved19;
234 __hc32 reserved20;
235 __hc32 reserved21;
236 __hc32 lsthresh; /* Low Speed Threshold */
237 __hc32 rhdesc; /* Root Hub Descriptor */
238 #define MAX_ROOT_PORTS 2
239 __hc32 portstatus[MAX_ROOT_PORTS]; /* Port Status */
240 __hc32 hosthead; /* Host Descriptor Head */
241 } __attribute__ ((aligned(32)));
242
243 /*
244 * General Control register bits
245 */
246 #define ADMHC_CTRL_UHFE (1 << 0) /* USB Host Function Enable */
247 #define ADMHC_CTRL_SIR (1 << 1) /* Software Interrupt request */
248 #define ADMHC_CTRL_DMAA (1 << 2) /* DMA Arbitration Control */
249 #define ADMHC_CTRL_SR (1 << 3) /* Software Reset */
250
251 /*
252 * Host General Control register bits
253 */
254 #define ADMHC_HC_BUSS 0x3 /* USB bus state */
255 #define ADMHC_BUSS_RESET 0x0
256 #define ADMHC_BUSS_RESUME 0x1
257 #define ADMHC_BUSS_OPER 0x2
258 #define ADMHC_BUSS_SUSPEND 0x3
259 #define ADMHC_HC_DMAE (1 << 2) /* DMA enable */
260
261 /*
262 * Interrupt Status/Enable register bits
263 */
264 #define ADMHC_INTR_SOFI (1 << 4) /* start of frame */
265 #define ADMHC_INTR_RESI (1 << 5) /* resume detected */
266 #define ADMHC_INTR_BABI (1 << 8) /* babble detected */
267 #define ADMHC_INTR_INSM (1 << 9) /* root hub status change */
268 #define ADMHC_INTR_SO (1 << 10) /* scheduling overrun */
269 #define ADMHC_INTR_FNO (1 << 11) /* frame number overflow */
270 #define ADMHC_INTR_TDC (1 << 20) /* transfer descriptor completed */
271 #define ADMHC_INTR_SWI (1 << 29) /* software interrupt */
272 #define ADMHC_INTR_FATI (1 << 30) /* fatal error */
273 #define ADMHC_INTR_INTA (1 << 31) /* interrupt active */
274
275 #define ADMHC_INTR_MIE (1 << 31) /* master interrupt enable */
276
277 /*
278 * SOF Frame Interval register bits
279 */
280 #define ADMHC_SFI_FI_MASK ((1 << 14)-1) /* Frame Interval value */
281 #define ADMHC_SFI_FSLDP_SHIFT 16
282 #define ADMHC_SFI_FSLDP_MASK ((1 << 15)-1)
283 #define ADMHC_SFI_FIT (1 << 31) /* Frame Interval Toggle */
284
285 /*
286 * SOF Frame Number register bits
287 */
288 #define ADMHC_SFN_FN_MASK ((1 << 16)-1) /* Frame Number Mask */
289 #define ADMHC_SFN_FR_SHIFT 16 /* Frame Remaining Shift */
290 #define ADMHC_SFN_FR_MASK ((1 << 14)-1) /* Frame Remaining Mask */
291 #define ADMHC_SFN_FRT (1 << 31) /* Frame Remaining Toggle */
292
293 /*
294 * Root Hub Descriptor register bits
295 */
296 #define ADMHC_RH_NUMP 0xff /* number of ports */
297 #define ADMHC_RH_PSM (1 << 8) /* power switching mode */
298 #define ADMHC_RH_NPS (1 << 9) /* no power switching */
299 #define ADMHC_RH_OCPM (1 << 10) /* over current protection mode */
300 #define ADMHC_RH_NOCP (1 << 11) /* no over current protection */
301 #define ADMHC_RH_PPCM (0xff << 16) /* port power control */
302
303 #define ADMHC_RH_LPS (1 << 24) /* local power switch */
304 #define ADMHC_RH_OCI (1 << 25) /* over current indicator */
305
306 /* status change bits */
307 #define ADMHC_RH_LPSC (1 << 26) /* local power switch change */
308 #define ADMHC_RH_OCIC (1 << 27) /* over current indicator change */
309
310 #define ADMHC_RH_DRWE (1 << 28) /* device remote wakeup enable */
311 #define ADMHC_RH_CRWE (1 << 29) /* clear remote wakeup enable */
312
313 #define ADMHC_RH_CGP (1 << 24) /* clear global power */
314 #define ADMHC_RH_SGP (1 << 26) /* set global power */
315
316 /*
317 * Port Status register bits
318 */
319 #define ADMHC_PS_CCS (1 << 0) /* current connect status */
320 #define ADMHC_PS_PES (1 << 1) /* port enable status */
321 #define ADMHC_PS_PSS (1 << 2) /* port suspend status */
322 #define ADMHC_PS_POCI (1 << 3) /* port over current indicator */
323 #define ADMHC_PS_PRS (1 << 4) /* port reset status */
324 #define ADMHC_PS_PPS (1 << 8) /* port power status */
325 #define ADMHC_PS_LSDA (1 << 9) /* low speed device attached */
326
327 /* status change bits */
328 #define ADMHC_PS_CSC (1 << 16) /* connect status change */
329 #define ADMHC_PS_PESC (1 << 17) /* port enable status change */
330 #define ADMHC_PS_PSSC (1 << 18) /* port suspend status change */
331 #define ADMHC_PS_OCIC (1 << 19) /* over current indicator change */
332 #define ADMHC_PS_PRSC (1 << 20) /* port reset status change */
333
334 /* port feature bits */
335 #define ADMHC_PS_CPE (1 << 0) /* clear port enable */
336 #define ADMHC_PS_SPE (1 << 1) /* set port enable */
337 #define ADMHC_PS_SPS (1 << 2) /* set port suspend */
338 #define ADMHC_PS_CPS (1 << 3) /* clear suspend status */
339 #define ADMHC_PS_SPR (1 << 4) /* set port reset */
340 #define ADMHC_PS_SPP (1 << 8) /* set port power */
341 #define ADMHC_PS_CPP (1 << 9) /* clear port power */
342
343 /*
344 * the POTPGT value is not defined in the ADMHC, so define a dummy value
345 */
346 #define ADMHC_POTPGT 2 /* in ms */
347
348 /* hcd-private per-urb state */
349 struct urb_priv {
350 struct ed *ed;
351 struct urb *urb;
352 struct list_head pending; /* URBs on the same ED */
353
354 u32 td_cnt; /* # tds in this request */
355 u32 td_idx; /* index of the current td */
356 struct td *td[0]; /* all TDs in this request */
357 };
358
359 #define TD_HASH_SIZE 64 /* power'o'two */
360 /* sizeof (struct td) ~= 64 == 2^6 ... */
361 #define TD_HASH_FUNC(td_dma) ((td_dma ^ (td_dma >> 6)) % TD_HASH_SIZE)
362
363 /*
364 * This is the full ADMHCD controller description
365 *
366 * Note how the "proper" USB information is just
367 * a subset of what the full implementation needs. (Linus)
368 */
369
370 struct admhcd {
371 spinlock_t lock;
372
373 /*
374 * I/O memory used to communicate with the HC (dma-consistent)
375 */
376 struct admhcd_regs __iomem *regs;
377
378 /*
379 * hcd adds to schedule for a live hc any time, but removals finish
380 * only at the start of the next frame.
381 */
382 struct ed *ed_head;
383 struct ed *ed_tails[4];
384
385 struct ed *ed_rm_list; /* to be removed */
386 struct ed *periodic[NUM_INTS]; /* shadow int_table */
387
388 #if 0 /* TODO: remove? */
389 /*
390 * OTG controllers and transceivers need software interaction;
391 * other external transceivers should be software-transparent
392 */
393 struct otg_transceiver *transceiver;
394 #endif
395
396 /*
397 * memory management for queue data structures
398 */
399 struct dma_pool *td_cache;
400 struct dma_pool *ed_cache;
401 struct td *td_hash[TD_HASH_SIZE];
402
403 /*
404 * driver state
405 */
406 int num_ports;
407 int load[NUM_INTS];
408 u32 host_control; /* copy of the host_control reg */
409 unsigned long next_statechange; /* suspend/resume */
410 u32 fminterval; /* saved register */
411 unsigned autostop:1; /* rh auto stopping/stopped */
412
413 unsigned long flags; /* for HC bugs */
414 #define OHCI_QUIRK_AMD756 0x01 /* erratum #4 */
415 #define OHCI_QUIRK_SUPERIO 0x02 /* natsemi */
416 #define OHCI_QUIRK_INITRESET 0x04 /* SiS, OPTi, ... */
417 #define OHCI_QUIRK_BE_DESC 0x08 /* BE descriptors */
418 #define OHCI_QUIRK_BE_MMIO 0x10 /* BE registers */
419 #define OHCI_QUIRK_ZFMICRO 0x20 /* Compaq ZFMicro chipset*/
420 // there are also chip quirks/bugs in init logic
421 };
422
423 /* convert between an hcd pointer and the corresponding ahcd_hcd */
424 static inline struct admhcd *hcd_to_admhcd(struct usb_hcd *hcd)
425 {
426 return (struct admhcd *)(hcd->hcd_priv);
427 }
428 static inline struct usb_hcd *admhcd_to_hcd(const struct admhcd *ahcd)
429 {
430 return container_of((void *)ahcd, struct usb_hcd, hcd_priv);
431 }
432
433 /*-------------------------------------------------------------------------*/
434
435 #ifndef DEBUG
436 #define STUB_DEBUG_FILES
437 #endif /* DEBUG */
438
439 #define admhc_dbg(ahcd, fmt, args...) \
440 printk(KERN_DEBUG "adm5120-hcd: " fmt , ## args )
441 #define admhc_err(ahcd, fmt, args...) \
442 printk(KERN_ERR "adm5120-hcd: " fmt , ## args )
443 #define ahcd_info(ahcd, fmt, args...) \
444 printk(KERN_INFO "adm5120-hcd: " fmt , ## args )
445 #define admhc_warn(ahcd, fmt, args...) \
446 printk(KERN_WARNING "adm5120-hcd: " fmt , ## args )
447
448 #ifdef ADMHC_VERBOSE_DEBUG
449 # define admhc_vdbg admhc_dbg
450 #else
451 # define admhc_vdbg(ahcd, fmt, args...) do { } while (0)
452 #endif
453
454 /*-------------------------------------------------------------------------*/
455
456 /*
457 * While most USB host controllers implement their registers and
458 * in-memory communication descriptors in little-endian format,
459 * a minority (notably the IBM STB04XXX and the Motorola MPC5200
460 * processors) implement them in big endian format.
461 *
462 * In addition some more exotic implementations like the Toshiba
463 * Spider (aka SCC) cell southbridge are "mixed" endian, that is,
464 * they have a different endianness for registers vs. in-memory
465 * descriptors.
466 *
467 * This attempts to support either format at compile time without a
468 * runtime penalty, or both formats with the additional overhead
469 * of checking a flag bit.
470 *
471 * That leads to some tricky Kconfig rules howevber. There are
472 * different defaults based on some arch/ppc platforms, though
473 * the basic rules are:
474 *
475 * Controller type Kconfig options needed
476 * --------------- ----------------------
477 * little endian CONFIG_USB_ADMHC_LITTLE_ENDIAN
478 *
479 * fully big endian CONFIG_USB_ADMHC_BIG_ENDIAN_DESC _and_
480 * CONFIG_USB_ADMHC_BIG_ENDIAN_MMIO
481 *
482 * mixed endian CONFIG_USB_ADMHC_LITTLE_ENDIAN _and_
483 * CONFIG_USB_OHCI_BIG_ENDIAN_{MMIO,DESC}
484 *
485 * (If you have a mixed endian controller, you -must- also define
486 * CONFIG_USB_ADMHC_LITTLE_ENDIAN or things will not work when building
487 * both your mixed endian and a fully big endian controller support in
488 * the same kernel image).
489 */
490
491 #ifdef CONFIG_USB_ADMHC_BIG_ENDIAN_DESC
492 #ifdef CONFIG_USB_ADMHC_LITTLE_ENDIAN
493 #define big_endian_desc(ahcd) (ahcd->flags & OHCI_QUIRK_BE_DESC)
494 #else
495 #define big_endian_desc(ahcd) 1 /* only big endian */
496 #endif
497 #else
498 #define big_endian_desc(ahcd) 0 /* only little endian */
499 #endif
500
501 #ifdef CONFIG_USB_ADMHC_BIG_ENDIAN_MMIO
502 #ifdef CONFIG_USB_ADMHC_LITTLE_ENDIAN
503 #define big_endian_mmio(ahcd) (ahcd->flags & OHCI_QUIRK_BE_MMIO)
504 #else
505 #define big_endian_mmio(ahcd) 1 /* only big endian */
506 #endif
507 #else
508 #define big_endian_mmio(ahcd) 0 /* only little endian */
509 #endif
510
511 /*
512 * Big-endian read/write functions are arch-specific.
513 * Other arches can be added if/when they're needed.
514 *
515 * REVISIT: arch/powerpc now has readl/writel_be, so the
516 * definition below can die once the STB04xxx support is
517 * finally ported over.
518 */
519 #if defined(CONFIG_PPC) && !defined(CONFIG_PPC_MERGE)
520 #define readl_be(addr) in_be32((__force unsigned *)addr)
521 #define writel_be(val, addr) out_be32((__force unsigned *)addr, val)
522 #endif
523
524 static inline unsigned int admhc_readl(const struct admhcd *ahcd,
525 __hc32 __iomem *regs)
526 {
527 #ifdef CONFIG_USB_ADMHC_BIG_ENDIAN_MMIO
528 return big_endian_mmio(ahcd) ?
529 readl_be(regs) :
530 readl(regs);
531 #else
532 return readl(regs);
533 #endif
534 }
535
536 static inline void admhc_writel(const struct admhcd *ahcd,
537 const unsigned int val, __hc32 __iomem *regs)
538 {
539 #ifdef CONFIG_USB_ADMHC_BIG_ENDIAN_MMIO
540 big_endian_mmio(ahcd) ?
541 writel_be(val, regs) :
542 writel(val, regs);
543 #else
544 writel(val, regs);
545 #endif
546 }
547
548 /*-------------------------------------------------------------------------*/
549
550 /* cpu to ahcd */
551 static inline __hc16 cpu_to_hc16(const struct admhcd *ahcd, const u16 x)
552 {
553 return big_endian_desc(ahcd) ?
554 (__force __hc16)cpu_to_be16(x) :
555 (__force __hc16)cpu_to_le16(x);
556 }
557
558 static inline __hc16 cpu_to_hc16p(const struct admhcd *ahcd, const u16 *x)
559 {
560 return big_endian_desc(ahcd) ?
561 cpu_to_be16p(x) :
562 cpu_to_le16p(x);
563 }
564
565 static inline __hc32 cpu_to_hc32(const struct admhcd *ahcd, const u32 x)
566 {
567 return big_endian_desc(ahcd) ?
568 (__force __hc32)cpu_to_be32(x) :
569 (__force __hc32)cpu_to_le32(x);
570 }
571
572 static inline __hc32 cpu_to_hc32p(const struct admhcd *ahcd, const u32 *x)
573 {
574 return big_endian_desc(ahcd) ?
575 cpu_to_be32p(x) :
576 cpu_to_le32p(x);
577 }
578
579 /* ahcd to cpu */
580 static inline u16 hc16_to_cpu(const struct admhcd *ahcd, const __hc16 x)
581 {
582 return big_endian_desc(ahcd) ?
583 be16_to_cpu((__force __be16)x) :
584 le16_to_cpu((__force __le16)x);
585 }
586
587 static inline u16 hc16_to_cpup(const struct admhcd *ahcd, const __hc16 *x)
588 {
589 return big_endian_desc(ahcd) ?
590 be16_to_cpup((__force __be16 *)x) :
591 le16_to_cpup((__force __le16 *)x);
592 }
593
594 static inline u32 hc32_to_cpu(const struct admhcd *ahcd, const __hc32 x)
595 {
596 return big_endian_desc(ahcd) ?
597 be32_to_cpu((__force __be32)x) :
598 le32_to_cpu((__force __le32)x);
599 }
600
601 static inline u32 hc32_to_cpup(const struct admhcd *ahcd, const __hc32 *x)
602 {
603 return big_endian_desc(ahcd) ?
604 be32_to_cpup((__force __be32 *)x) :
605 le32_to_cpup((__force __le32 *)x);
606 }
607
608 /*-------------------------------------------------------------------------*/
609
610 static inline u16 admhc_frame_no(const struct admhcd *ahcd)
611 {
612 u32 t;
613
614 t = admhc_readl(ahcd, &ahcd->regs->fmnumber) & ADMHC_SFN_FN_MASK;
615 return (u16)t;
616 }
617
618 static inline u16 admhc_frame_remain(const struct admhcd *ahcd)
619 {
620 u32 t;
621
622 t = admhc_readl(ahcd, &ahcd->regs->fmnumber) >> ADMHC_SFN_FR_SHIFT;
623 t &= ADMHC_SFN_FR_MASK;
624 return (u16)t;
625 }
626
627 /*-------------------------------------------------------------------------*/
628
629 static inline void admhc_disable(struct admhcd *ahcd)
630 {
631 admhcd_to_hcd(ahcd)->state = HC_STATE_HALT;
632 }
633
634 #define FI 0x2edf /* 12000 bits per frame (-1) */
635 #define FSLDP(fi) (0x7fff & ((6 * ((fi) - 1200)) / 7))
636 #define FIT ADMHC_SFI_FIT
637 #define LSTHRESH 0x628 /* lowspeed bit threshold */
638
639 static inline void periodic_reinit(struct admhcd *ahcd)
640 {
641 u32 fit = admhc_readl(ahcd, &ahcd->regs->fminterval) & FIT;
642
643 /* TODO: adjust FSLargestDataPacket value too? */
644 admhc_writel(ahcd, (fit ^ FIT) | ahcd->fminterval,
645 &ahcd->regs->fminterval);
646 }
647
648 static inline u32 admhc_get_rhdesc(struct admhcd *ahcd)
649 {
650 return admhc_readl(ahcd, &ahcd->regs->rhdesc);
651 }
652
653 static inline u32 admhc_get_portstatus(struct admhcd *ahcd, int port)
654 {
655 return admhc_readl(ahcd, &ahcd->regs->portstatus[port]);
656 }
657
658 static inline void roothub_write_status(struct admhcd *ahcd, u32 value)
659 {
660 /* FIXME: read-only bits must be masked out */
661 admhc_writel(ahcd, value, &ahcd->regs->rhdesc);
662 }
663
664 static inline void admhc_intr_disable(struct admhcd *ahcd, u32 ints)
665 {
666 u32 t;
667
668 t = admhc_readl(ahcd, &ahcd->regs->int_enable);
669 t &= ~(ints);
670 admhc_writel(ahcd, t, &ahcd->regs->int_enable);
671 /* TODO: flush writes ?*/
672 }
673
674 static inline void admhc_intr_enable(struct admhcd *ahcd, u32 ints)
675 {
676 u32 t;
677
678 t = admhc_readl(ahcd, &ahcd->regs->int_enable);
679 t |= ints;
680 admhc_writel(ahcd, t, &ahcd->regs->int_enable);
681 /* TODO: flush writes ?*/
682 }
683
684 static inline void admhc_intr_ack(struct admhcd *ahcd, u32 ints)
685 {
686 admhc_writel(ahcd, ints, &ahcd->regs->int_status);
687 }
688
689 static inline void admhc_dma_enable(struct admhcd *ahcd)
690 {
691 u32 t;
692
693 t = admhc_readl(ahcd, &ahcd->regs->host_control);
694 if (t & ADMHC_HC_DMAE)
695 return;
696
697 t |= ADMHC_HC_DMAE;
698 admhc_writel(ahcd, t, &ahcd->regs->host_control);
699 admhc_vdbg(ahcd,"DMA enabled\n");
700 }
701
702 static inline void admhc_dma_disable(struct admhcd *ahcd)
703 {
704 u32 t;
705
706 t = admhc_readl(ahcd, &ahcd->regs->host_control);
707 if (!(t & ADMHC_HC_DMAE))
708 return;
709
710 t &= ~ADMHC_HC_DMAE;
711 admhc_writel(ahcd, t, &ahcd->regs->host_control);
712 admhc_vdbg(ahcd,"DMA disabled\n");
713 }