atheros: fix includes
[openwrt/svn-archive/archive.git] / target / linux / atheros / patches-3.10 / 105-ar2315_pci.patch
1 --- a/arch/mips/ar231x/Makefile
2 +++ b/arch/mips/ar231x/Makefile
3 @@ -14,3 +14,4 @@ obj-$(CONFIG_EARLY_PRINTK) += early_prin
4
5 obj-$(CONFIG_ATHEROS_AR5312) += ar5312.o
6 obj-$(CONFIG_ATHEROS_AR2315) += ar2315.o
7 +obj-$(CONFIG_ATHEROS_AR2315_PCI) += pci.o
8 --- /dev/null
9 +++ b/arch/mips/ar231x/pci.c
10 @@ -0,0 +1,228 @@
11 +/*
12 + * This program is free software; you can redistribute it and/or
13 + * modify it under the terms of the GNU General Public License
14 + * as published by the Free Software Foundation; either version 2
15 + * of the License, or (at your option) any later version.
16 + *
17 + * This program is distributed in the hope that it will be useful,
18 + * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 + * GNU General Public License for more details.
21 + *
22 + * You should have received a copy of the GNU General Public License
23 + * along with this program; if not, write to the Free Software
24 + * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
25 + */
26 +
27 +#include <linux/types.h>
28 +#include <linux/pci.h>
29 +#include <linux/kernel.h>
30 +#include <linux/init.h>
31 +#include <linux/mm.h>
32 +#include <linux/spinlock.h>
33 +#include <linux/delay.h>
34 +#include <linux/irq.h>
35 +#include <linux/io.h>
36 +#include <asm/paccess.h>
37 +#include <ar231x_platform.h>
38 +#include <ar231x.h>
39 +#include <ar2315_regs.h>
40 +#include "devices.h"
41 +
42 +#define AR531X_MEM_BASE 0x80800000UL
43 +#define AR531X_MEM_SIZE 0x00ffffffUL
44 +#define AR531X_IO_SIZE 0x00007fffUL
45 +
46 +static unsigned long configspace;
47 +
48 +static int config_access(int devfn, int where, int size, u32 *ptr, bool write)
49 +{
50 + unsigned long flags;
51 + int func = PCI_FUNC(devfn);
52 + int dev = PCI_SLOT(devfn);
53 + u32 value = 0;
54 + int err = 0;
55 + u32 addr;
56 +
57 + if (((dev != 0) && (dev != 3)) || (func > 2))
58 + return PCIBIOS_DEVICE_NOT_FOUND;
59 +
60 + /* Select Configuration access */
61 + local_irq_save(flags);
62 + ar231x_mask_reg(AR2315_PCI_MISC_CONFIG, 0, AR2315_PCIMISC_CFG_SEL);
63 + mb();
64 +
65 + addr = (u32) configspace + (1 << (13 + dev)) + (func << 8) + where;
66 + if (size == 1)
67 + addr ^= 0x3;
68 + else if (size == 2)
69 + addr ^= 0x2;
70 +
71 + if (write) {
72 + value = *ptr;
73 + if (size == 1)
74 + err = put_dbe(value, (u8 *) addr);
75 + else if (size == 2)
76 + err = put_dbe(value, (u16 *) addr);
77 + else if (size == 4)
78 + err = put_dbe(value, (u32 *) addr);
79 + } else {
80 + if (size == 1)
81 + err = get_dbe(value, (u8 *) addr);
82 + else if (size == 2)
83 + err = get_dbe(value, (u16 *) addr);
84 + else if (size == 4)
85 + err = get_dbe(value, (u32 *) addr);
86 + if (err)
87 + *ptr = 0xffffffff;
88 + else
89 + *ptr = value;
90 + }
91 +
92 + /* Select Memory access */
93 + ar231x_mask_reg(AR2315_PCI_MISC_CONFIG, AR2315_PCIMISC_CFG_SEL, 0);
94 + local_irq_restore(flags);
95 +
96 + return err ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
97 +}
98 +
99 +static int ar231x_pci_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 * value)
100 +{
101 + return config_access(devfn, where, size, value, 0);
102 +}
103 +
104 +static int ar231x_pci_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
105 +{
106 + return config_access(devfn, where, size, &value, 1);
107 +}
108 +
109 +struct pci_ops ar231x_pci_ops = {
110 + .read = ar231x_pci_read,
111 + .write = ar231x_pci_write,
112 +};
113 +
114 +static struct resource ar231x_mem_resource = {
115 + .name = "AR531x PCI MEM",
116 + .start = AR531X_MEM_BASE,
117 + .end = AR531X_MEM_BASE + AR531X_MEM_SIZE - AR531X_IO_SIZE - 1 + 0x4000000,
118 + .flags = IORESOURCE_MEM,
119 +};
120 +
121 +static struct resource ar231x_io_resource = {
122 + .name = "AR531x PCI I/O",
123 + .start = AR531X_MEM_BASE + AR531X_MEM_SIZE - AR531X_IO_SIZE,
124 + .end = AR531X_MEM_BASE + AR531X_MEM_SIZE - 1,
125 + .flags = IORESOURCE_IO,
126 +};
127 +
128 +struct pci_controller ar231x_pci_controller = {
129 + .pci_ops = &ar231x_pci_ops,
130 + .mem_resource = &ar231x_mem_resource,
131 + .io_resource = &ar231x_io_resource,
132 + .mem_offset = 0x00000000UL,
133 + .io_offset = 0x00000000UL,
134 +};
135 +
136 +int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
137 +{
138 + return AR2315_IRQ_LCBUS_PCI;
139 +}
140 +
141 +int pcibios_plat_dev_init(struct pci_dev *dev)
142 +{
143 + pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 5);
144 + pci_write_config_word(dev, 0x40, 0);
145 +
146 + /* Clear any pending Abort or external Interrupts
147 + * and enable interrupt processing */
148 + ar231x_mask_reg(AR2315_PCI_INTEN_REG, AR2315_PCI_INT_ENABLE, 0);
149 + ar231x_write_reg(AR2315_PCI_INT_STATUS, (AR2315_PCI_ABORT_INT | AR2315_PCI_EXT_INT));
150 + ar231x_write_reg(AR2315_PCI_INT_MASK, (AR2315_PCI_ABORT_INT | AR2315_PCI_EXT_INT));
151 + ar231x_mask_reg(AR2315_PCI_INTEN_REG, 0, AR2315_PCI_INT_ENABLE);
152 +
153 + return 0;
154 +}
155 +
156 +static void
157 +ar2315_pci_fixup(struct pci_dev *dev)
158 +{
159 + unsigned int devfn = dev->devfn;
160 +
161 + if (dev->bus->number != 0)
162 + return;
163 +
164 + /* Only fix up the PCI host settings */
165 + if ((PCI_SLOT(devfn) != 3) || (PCI_FUNC(devfn) != 0))
166 + return;
167 +
168 + /* Fix up MBARs */
169 + pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, HOST_PCI_MBAR0);
170 + pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, HOST_PCI_MBAR1);
171 + pci_write_config_dword(dev, PCI_BASE_ADDRESS_2, HOST_PCI_MBAR2);
172 + pci_write_config_dword(dev, PCI_COMMAND,
173 + PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL |
174 + PCI_COMMAND_INVALIDATE | PCI_COMMAND_PARITY | PCI_COMMAND_SERR |
175 + PCI_COMMAND_FAST_BACK);
176 +}
177 +DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, ar2315_pci_fixup);
178 +
179 +static int __init
180 +ar2315_pci_init(void)
181 +{
182 + u32 reg;
183 +
184 + if (ar231x_devtype != DEV_TYPE_AR2315)
185 + return -ENODEV;
186 +
187 + configspace = (unsigned long) ioremap_nocache(AR2315_PCIEXT, 1*1024*1024); /* Remap PCI config space */
188 + ar231x_pci_controller.io_map_base =
189 + (unsigned long) ioremap_nocache(AR531X_MEM_BASE + AR531X_MEM_SIZE, AR531X_IO_SIZE);
190 + set_io_port_base(ar231x_pci_controller.io_map_base); /* PCI I/O space */
191 +
192 + reg = ar231x_mask_reg(AR2315_RESET, 0, AR2315_RESET_PCIDMA);
193 + msleep(10);
194 +
195 + reg &= ~AR2315_RESET_PCIDMA;
196 + ar231x_write_reg(AR2315_RESET, reg);
197 + msleep(10);
198 +
199 + ar231x_mask_reg(AR2315_ENDIAN_CTL, 0,
200 + AR2315_CONFIG_PCIAHB | AR2315_CONFIG_PCIAHB_BRIDGE);
201 +
202 + ar231x_write_reg(AR2315_PCICLK, AR2315_PCICLK_PLLC_CLKM |
203 + (AR2315_PCICLK_IN_FREQ_DIV_6 << AR2315_PCICLK_DIV_S));
204 + ar231x_mask_reg(AR2315_AHB_ARB_CTL, 0, AR2315_ARB_PCI);
205 + ar231x_mask_reg(AR2315_IF_CTL, AR2315_IF_PCI_CLK_MASK | AR2315_IF_MASK,
206 + AR2315_IF_PCI | AR2315_IF_PCI_HOST | AR2315_IF_PCI_INTR |
207 + (AR2315_IF_PCI_CLK_OUTPUT_CLK << AR2315_IF_PCI_CLK_SHIFT));
208 +
209 + /* Reset the PCI bus by setting bits 5-4 in PCI_MCFG */
210 + ar231x_mask_reg(AR2315_PCI_MISC_CONFIG, AR2315_PCIMISC_RST_MODE,
211 + AR2315_PCIRST_LOW);
212 + msleep(100);
213 +
214 + /* Bring the PCI out of reset */
215 + ar231x_mask_reg(AR2315_PCI_MISC_CONFIG, AR2315_PCIMISC_RST_MODE,
216 + AR2315_PCIRST_HIGH | AR2315_PCICACHE_DIS | 0x8);
217 +
218 + ar231x_write_reg(AR2315_PCI_UNCACHE_CFG,
219 + 0x1E | /* 1GB uncached */
220 + (1 << 5) | /* Enable uncached */
221 + (0x2 << 30) /* Base: 0x80000000 */
222 + );
223 + ar231x_read_reg(AR2315_PCI_UNCACHE_CFG);
224 +
225 + msleep(500);
226 +
227 + /* dirty hack - anyone with a datasheet that knows the memory map ? */
228 + ioport_resource.start = 0x10000000;
229 + ioport_resource.end = 0xffffffff;
230 + iomem_resource.start = 0x10000000;
231 + iomem_resource.end = 0xffffffff;
232 +
233 + register_pci_controller(&ar231x_pci_controller);
234 +
235 + return 0;
236 +}
237 +
238 +arch_initcall(ar2315_pci_init);
239 --- a/arch/mips/ar231x/Kconfig
240 +++ b/arch/mips/ar231x/Kconfig
241 @@ -14,3 +14,10 @@ config ATHEROS_AR2315
242 select SYS_SUPPORTS_32BIT_KERNEL
243 select SYS_SUPPORTS_BIG_ENDIAN
244 default y
245 +
246 +config ATHEROS_AR2315_PCI
247 + bool "PCI support"
248 + depends on ATHEROS_AR2315
249 + select HW_HAS_PCI
250 + select PCI
251 + default y
252 --- a/arch/mips/ar231x/ar2315.c
253 +++ b/arch/mips/ar231x/ar2315.c
254 @@ -64,6 +64,27 @@ static inline void ar2315_gpio_irq(void)
255 do_IRQ(AR531X_GPIO_IRQ_BASE + bit);
256 }
257
258 +#ifdef CONFIG_ATHEROS_AR2315_PCI
259 +static inline void pci_abort_irq(void)
260 +{
261 + ar231x_write_reg(AR2315_PCI_INT_STATUS, AR2315_PCI_ABORT_INT);
262 +}
263 +
264 +static inline void pci_ack_irq(void)
265 +{
266 + ar231x_write_reg(AR2315_PCI_INT_STATUS, AR2315_PCI_EXT_INT);
267 +}
268 +
269 +void ar2315_pci_irq(int irq)
270 +{
271 + if (ar231x_read_reg(AR2315_PCI_INT_STATUS) == AR2315_PCI_ABORT_INT)
272 + pci_abort_irq();
273 + else {
274 + do_IRQ(irq);
275 + pci_ack_irq();
276 + }
277 +}
278 +#endif /* CONFIG_ATHEROS_AR2315_PCI */
279
280 /*
281 * Called when an interrupt is received, this function
282 @@ -82,6 +103,10 @@ ar2315_irq_dispatch(void)
283 do_IRQ(AR2315_IRQ_WLAN0_INTRS);
284 else if (pending & CAUSEF_IP4)
285 do_IRQ(AR2315_IRQ_ENET0_INTRS);
286 +#ifdef CONFIG_ATHEROS_AR2315_PCI
287 + else if (pending & CAUSEF_IP5)
288 + ar2315_pci_irq(AR2315_IRQ_LCBUS_PCI);
289 +#endif
290 else if (pending & CAUSEF_IP2) {
291 unsigned int misc_intr = ar231x_read_reg(AR2315_ISR) & ar231x_read_reg(AR2315_IMR);
292