convert rb532 to the new structure
[openwrt/svn-archive/archive.git] / target / linux / rb532-2.6 / files / drivers / net / korina.c
1 /**************************************************************************
2 *
3 * BRIEF MODULE DESCRIPTION
4 * Driver for the IDT RC32434 on-chip ethernet controller.
5 *
6 * Copyright 2004 IDT Inc. (rischelp@idt.com)
7 * Copyright 2006 Felix Fietkau <nbd@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
15 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
16 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
17 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
20 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
21 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24 *
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, write to the Free Software Foundation, Inc.,
27 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 *
29 *
30 **************************************************************************
31 * May 2004 rkt, neb
32 *
33 * Based on the driver developed by B. Maruthanayakam, H. Kou and others.
34 *
35 * Aug 2004 Sadik
36 *
37 * Added NAPI
38 *
39 **************************************************************************
40 */
41
42 #include <linux/autoconf.h>
43 #include <linux/module.h>
44 #include <linux/kernel.h>
45 #include <linux/moduleparam.h>
46 #include <linux/sched.h>
47 #include <linux/ctype.h>
48 #include <linux/types.h>
49 #include <linux/fcntl.h>
50 #include <linux/interrupt.h>
51 #include <linux/ptrace.h>
52 #include <linux/init.h>
53 #include <linux/ioport.h>
54 #include <linux/proc_fs.h>
55 #include <linux/in.h>
56 #include <linux/slab.h>
57 #include <linux/string.h>
58 #include <linux/delay.h>
59 #include <linux/netdevice.h>
60 #include <linux/etherdevice.h>
61 #include <linux/skbuff.h>
62 #include <linux/errno.h>
63 #include <linux/platform_device.h>
64 #include <asm/bootinfo.h>
65 #include <asm/system.h>
66 #include <asm/bitops.h>
67 #include <asm/pgtable.h>
68 #include <asm/segment.h>
69 #include <asm/io.h>
70 #include <asm/dma.h>
71
72 #include <asm/rc32434/rb.h>
73 #include "rc32434_eth.h"
74
75 #define DRIVER_VERSION "(mar2904)"
76
77 #define DRIVER_NAME "rc32434 Ethernet driver. " DRIVER_VERSION
78
79 #define STATION_ADDRESS_HIGH(dev) (((dev)->dev_addr[0] << 8) | \
80 ((dev)->dev_addr[1]))
81 #define STATION_ADDRESS_LOW(dev) (((dev)->dev_addr[2] << 24) | \
82 ((dev)->dev_addr[3] << 16) | \
83 ((dev)->dev_addr[4] << 8) | \
84 ((dev)->dev_addr[5]))
85
86 #define MII_CLOCK 1250000 /* no more than 2.5MHz */
87 #define CONFIG_IDT_USE_NAPI 1
88
89
90 static inline void rc32434_abort_tx(struct net_device *dev)
91 {
92 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
93 rc32434_abort_dma(dev, lp->tx_dma_regs);
94
95 }
96
97 static inline void rc32434_abort_rx(struct net_device *dev)
98 {
99 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
100 rc32434_abort_dma(dev, lp->rx_dma_regs);
101
102 }
103
104 static inline void rc32434_start_tx(struct rc32434_local *lp, volatile DMAD_t td)
105 {
106 rc32434_start_dma(lp->tx_dma_regs, CPHYSADDR(td));
107 }
108
109 static inline void rc32434_start_rx(struct rc32434_local *lp, volatile DMAD_t rd)
110 {
111 rc32434_start_dma(lp->rx_dma_regs, CPHYSADDR(rd));
112 }
113
114 static inline void rc32434_chain_tx(struct rc32434_local *lp, volatile DMAD_t td)
115 {
116 rc32434_chain_dma(lp->tx_dma_regs, CPHYSADDR(td));
117 }
118
119 static inline void rc32434_chain_rx(struct rc32434_local *lp, volatile DMAD_t rd)
120 {
121 rc32434_chain_dma(lp->rx_dma_regs, CPHYSADDR(rd));
122 }
123
124 #ifdef RC32434_PROC_DEBUG
125 static int rc32434_read_proc(char *buf, char **start, off_t fpos,
126 int length, int *eof, void *data)
127 {
128 struct net_device *dev = (struct net_device *)data;
129 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
130 int len = 0;
131
132 /* print out header */
133 len += sprintf(buf + len, "\n\tKorina Ethernet Debug\n\n");
134 len += sprintf (buf + len,
135 "DMA halt count = %10d, DMA run count = %10d\n",
136 lp->dma_halt_cnt, lp->dma_run_cnt);
137
138 if (fpos >= len) {
139 *start = buf;
140 *eof = 1;
141 return 0;
142 }
143 *start = buf + fpos;
144
145 if ((len -= fpos) > length)
146 return length;
147 *eof = 1;
148
149 return len;
150
151 }
152 #endif
153
154
155 /*
156 * Restart the RC32434 ethernet controller.
157 */
158 static int rc32434_restart(struct net_device *dev)
159 {
160 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
161
162 /*
163 * Disable interrupts
164 */
165 disable_irq(lp->rx_irq);
166 disable_irq(lp->tx_irq);
167 #ifdef RC32434_REVISION
168 disable_irq(lp->ovr_irq);
169 #endif
170 disable_irq(lp->und_irq);
171
172 /* Mask F E bit in Tx DMA */
173 __raw_writel(__raw_readl(&lp->tx_dma_regs->dmasm) | DMASM_f_m | DMASM_e_m, &lp->tx_dma_regs->dmasm);
174 /* Mask D H E bit in Rx DMA */
175 __raw_writel(__raw_readl(&lp->rx_dma_regs->dmasm) | DMASM_d_m | DMASM_h_m | DMASM_e_m, &lp->rx_dma_regs->dmasm);
176
177 rc32434_init(dev);
178 rc32434_multicast_list(dev);
179
180 enable_irq(lp->und_irq);
181 #ifdef RC32434_REVISION
182 enable_irq(lp->ovr_irq);
183 #endif
184 enable_irq(lp->tx_irq);
185 enable_irq(lp->rx_irq);
186
187 return 0;
188 }
189
190 static int rc32434_probe(struct platform_device *pdev)
191 {
192 struct korina_device *bif = (struct korina_device *) pdev->dev.platform_data;
193 struct rc32434_local *lp = NULL;
194 struct net_device *dev = NULL;
195 struct resource *r;
196 int i, retval,err;
197
198 dev = alloc_etherdev(sizeof(struct rc32434_local));
199 if(!dev) {
200 ERR("Korina_eth: alloc_etherdev failed\n");
201 return -1;
202 }
203
204 platform_set_drvdata(pdev, dev);
205 SET_MODULE_OWNER(dev);
206 bif->dev = dev;
207
208 memcpy(dev->dev_addr, bif->mac, 6);
209
210 /* Initialize the device structure. */
211 if (dev->priv == NULL) {
212 lp = (struct rc32434_local *)kmalloc(sizeof(*lp), GFP_KERNEL);
213 memset(lp, 0, sizeof(struct rc32434_local));
214 }
215 else {
216 lp = (struct rc32434_local *)dev->priv;
217 }
218
219 lp->rx_irq = platform_get_irq_byname(pdev, "korina_rx");
220 lp->tx_irq = platform_get_irq_byname(pdev, "korina_tx");
221 lp->ovr_irq = platform_get_irq_byname(pdev, "korina_ovr");
222 lp->und_irq = platform_get_irq_byname(pdev, "korina_und");
223
224 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_regs");
225 dev->base_addr = r->start;
226 lp->eth_regs = ioremap_nocache(r->start, r->end - r->start);
227 if (!lp->eth_regs) {
228 ERR("Can't remap eth registers\n");
229 retval = -ENXIO;
230 goto probe_err_out;
231 }
232
233 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_rx");
234 lp->rx_dma_regs = ioremap_nocache(r->start, r->end - r->start);
235 if (!lp->rx_dma_regs) {
236 ERR("Can't remap Rx DMA registers\n");
237 retval = -ENXIO;
238 goto probe_err_out;
239 }
240
241 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_tx");
242 lp->tx_dma_regs = ioremap_nocache(r->start, r->end - r->start);
243 if (!lp->tx_dma_regs) {
244 ERR("Can't remap Tx DMA registers\n");
245 retval = -ENXIO;
246 goto probe_err_out;
247 }
248
249 #ifdef RC32434_PROC_DEBUG
250 lp->ps = create_proc_read_entry (bif->name, 0, proc_net,
251 rc32434_read_proc, dev);
252 #endif
253
254 lp->td_ring = (DMAD_t)kmalloc(TD_RING_SIZE + RD_RING_SIZE, GFP_KERNEL);
255 if (!lp->td_ring) {
256 ERR("Can't allocate descriptors\n");
257 retval = -ENOMEM;
258 goto probe_err_out;
259 }
260
261 dma_cache_inv((unsigned long)(lp->td_ring), TD_RING_SIZE + RD_RING_SIZE);
262
263 /* now convert TD_RING pointer to KSEG1 */
264 lp->td_ring = (DMAD_t )KSEG1ADDR(lp->td_ring);
265 lp->rd_ring = &lp->td_ring[RC32434_NUM_TDS];
266
267
268 spin_lock_init(&lp->lock);
269
270 /* just use the rx dma irq */
271 dev->irq = lp->rx_irq;
272
273 dev->priv = lp;
274
275 dev->open = rc32434_open;
276 dev->stop = rc32434_close;
277 dev->hard_start_xmit = rc32434_send_packet;
278 dev->get_stats = rc32434_get_stats;
279 dev->set_multicast_list = &rc32434_multicast_list;
280 dev->tx_timeout = rc32434_tx_timeout;
281 dev->watchdog_timeo = RC32434_TX_TIMEOUT;
282
283 #ifdef CONFIG_IDT_USE_NAPI
284 dev->poll = rc32434_poll;
285 dev->weight = 64;
286 printk("Using NAPI with weight %d\n",dev->weight);
287 #else
288 lp->rx_tasklet = kmalloc(sizeof(struct tasklet_struct), GFP_KERNEL);
289 tasklet_init(lp->rx_tasklet, rc32434_rx_tasklet, (unsigned long)dev);
290 #endif
291 lp->tx_tasklet = kmalloc(sizeof(struct tasklet_struct), GFP_KERNEL);
292 tasklet_init(lp->tx_tasklet, rc32434_tx_tasklet, (unsigned long)dev);
293
294 if ((err = register_netdev(dev))) {
295 printk(KERN_ERR "rc32434 ethernet. Cannot register net device %d\n", err);
296 free_netdev(dev);
297 retval = -EINVAL;
298 goto probe_err_out;
299 }
300
301 INFO("Rx IRQ %d, Tx IRQ %d, ", lp->rx_irq, lp->tx_irq);
302 for (i = 0; i < 6; i++) {
303 printk("%2.2x", dev->dev_addr[i]);
304 if (i<5)
305 printk(":");
306 }
307 printk("\n");
308
309 return 0;
310
311 probe_err_out:
312 rc32434_cleanup_module();
313 ERR(" failed. Returns %d\n", retval);
314 return retval;
315
316 }
317
318 static int rc32434_remove(struct platform_device *pdev)
319 {
320 struct korina_device *bif = (struct korina_device *) pdev->dev.platform_data;
321
322 if (bif->dev != NULL) {
323 struct rc32434_local *lp = (struct rc32434_local *)bif->dev->priv;
324 if (lp != NULL) {
325 if (lp->eth_regs)
326 iounmap((void*)lp->eth_regs);
327 if (lp->rx_dma_regs)
328 iounmap((void*)lp->rx_dma_regs);
329 if (lp->tx_dma_regs)
330 iounmap((void*)lp->tx_dma_regs);
331 if (lp->td_ring)
332 kfree((void*)KSEG0ADDR(lp->td_ring));
333
334 #ifdef RC32434_PROC_DEBUG
335 if (lp->ps) {
336 remove_proc_entry(bif->name, proc_net);
337 }
338 #endif
339 kfree(lp);
340 }
341
342 platform_set_drvdata(pdev, NULL);
343 unregister_netdev(bif->dev);
344 free_netdev(bif->dev);
345 kfree(bif->dev);
346 }
347 return 0;
348 }
349
350
351 static int rc32434_open(struct net_device *dev)
352 {
353 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
354
355 /* Initialize */
356 if (rc32434_init(dev)) {
357 ERR("Error: cannot open the Ethernet device\n");
358 return -EAGAIN;
359 }
360
361 /* Install the interrupt handler that handles the Done Finished Ovr and Und Events */
362 if (request_irq(lp->rx_irq, &rc32434_rx_dma_interrupt,
363 SA_SHIRQ | SA_INTERRUPT,
364 "Korina ethernet Rx", dev)) {
365 ERR(": unable to get Rx DMA IRQ %d\n",
366 lp->rx_irq);
367 return -EAGAIN;
368 }
369 if (request_irq(lp->tx_irq, &rc32434_tx_dma_interrupt,
370 SA_SHIRQ | SA_INTERRUPT,
371 "Korina ethernet Tx", dev)) {
372 ERR(": unable to get Tx DMA IRQ %d\n",
373 lp->tx_irq);
374 free_irq(lp->rx_irq, dev);
375 return -EAGAIN;
376 }
377
378 #ifdef RC32434_REVISION
379 /* Install handler for overrun error. */
380 if (request_irq(lp->ovr_irq, &rc32434_ovr_interrupt,
381 SA_SHIRQ | SA_INTERRUPT,
382 "Ethernet Overflow", dev)) {
383 ERR(": unable to get OVR IRQ %d\n",
384 lp->ovr_irq);
385 free_irq(lp->rx_irq, dev);
386 free_irq(lp->tx_irq, dev);
387 return -EAGAIN;
388 }
389 #endif
390
391 /* Install handler for underflow error. */
392 if (request_irq(lp->und_irq, &rc32434_und_interrupt,
393 SA_SHIRQ | SA_INTERRUPT,
394 "Ethernet Underflow", dev)) {
395 ERR(": unable to get UND IRQ %d\n",
396 lp->und_irq);
397 free_irq(lp->rx_irq, dev);
398 free_irq(lp->tx_irq, dev);
399 #ifdef RC32434_REVISION
400 free_irq(lp->ovr_irq, dev);
401 #endif
402 return -EAGAIN;
403 }
404
405
406 return 0;
407 }
408
409
410
411
412 static int rc32434_close(struct net_device *dev)
413 {
414 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
415 u32 tmp;
416
417 /* Disable interrupts */
418 disable_irq(lp->rx_irq);
419 disable_irq(lp->tx_irq);
420 #ifdef RC32434_REVISION
421 disable_irq(lp->ovr_irq);
422 #endif
423 disable_irq(lp->und_irq);
424
425 tmp = __raw_readl(&lp->tx_dma_regs->dmasm);
426 tmp = tmp | DMASM_f_m | DMASM_e_m;
427 __raw_writel(tmp, &lp->tx_dma_regs->dmasm);
428
429 tmp = __raw_readl(&lp->rx_dma_regs->dmasm);
430 tmp = tmp | DMASM_d_m | DMASM_h_m | DMASM_e_m;
431 __raw_writel(tmp, &lp->rx_dma_regs->dmasm);
432
433 free_irq(lp->rx_irq, dev);
434 free_irq(lp->tx_irq, dev);
435 #ifdef RC32434_REVISION
436 free_irq(lp->ovr_irq, dev);
437 #endif
438 free_irq(lp->und_irq, dev);
439 return 0;
440 }
441
442
443 /* transmit packet */
444 static int rc32434_send_packet(struct sk_buff *skb, struct net_device *dev)
445 {
446 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
447 unsigned long flags;
448 u32 length;
449 DMAD_t td;
450
451
452 spin_lock_irqsave(&lp->lock, flags);
453
454 td = &lp->td_ring[lp->tx_chain_tail];
455
456 /* stop queue when full, drop pkts if queue already full */
457 if(lp->tx_count >= (RC32434_NUM_TDS - 2)) {
458 lp->tx_full = 1;
459
460 if(lp->tx_count == (RC32434_NUM_TDS - 2)) {
461 netif_stop_queue(dev);
462 }
463 else {
464 lp->stats.tx_dropped++;
465 dev_kfree_skb_any(skb);
466 spin_unlock_irqrestore(&lp->lock, flags);
467 return 1;
468 }
469 }
470
471 lp->tx_count ++;
472
473 lp->tx_skb[lp->tx_chain_tail] = skb;
474
475 length = skb->len;
476
477 /* Setup the transmit descriptor. */
478 td->ca = CPHYSADDR(skb->data);
479
480 if(__raw_readl(&(lp->tx_dma_regs->dmandptr)) == 0) {
481 if( lp->tx_chain_status == empty ) {
482 td->control = DMA_COUNT(length) |DMAD_cof_m |DMAD_iof_m; /* Update tail */
483 lp->tx_chain_tail = (lp->tx_chain_tail + 1) & RC32434_TDS_MASK; /* Move tail */
484 __raw_writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]), &(lp->tx_dma_regs->dmandptr)); /* Write to NDPTR */
485 lp->tx_chain_head = lp->tx_chain_tail; /* Move head to tail */
486 }
487 else {
488 td->control = DMA_COUNT(length) |DMAD_cof_m|DMAD_iof_m; /* Update tail */
489 lp->td_ring[(lp->tx_chain_tail-1)& RC32434_TDS_MASK].control &= ~(DMAD_cof_m); /* Link to prev */
490 lp->td_ring[(lp->tx_chain_tail-1)& RC32434_TDS_MASK].link = CPHYSADDR(td); /* Link to prev */
491 lp->tx_chain_tail = (lp->tx_chain_tail + 1) & RC32434_TDS_MASK; /* Move tail */
492 __raw_writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]), &(lp->tx_dma_regs->dmandptr)); /* Write to NDPTR */
493 lp->tx_chain_head = lp->tx_chain_tail; /* Move head to tail */
494 lp->tx_chain_status = empty;
495 }
496 }
497 else {
498 if( lp->tx_chain_status == empty ) {
499 td->control = DMA_COUNT(length) |DMAD_cof_m |DMAD_iof_m; /* Update tail */
500 lp->tx_chain_tail = (lp->tx_chain_tail + 1) & RC32434_TDS_MASK; /* Move tail */
501 lp->tx_chain_status = filled;
502 }
503 else {
504 td->control = DMA_COUNT(length) |DMAD_cof_m |DMAD_iof_m; /* Update tail */
505 lp->td_ring[(lp->tx_chain_tail-1)& RC32434_TDS_MASK].control &= ~(DMAD_cof_m); /* Link to prev */
506 lp->td_ring[(lp->tx_chain_tail-1)& RC32434_TDS_MASK].link = CPHYSADDR(td); /* Link to prev */
507 lp->tx_chain_tail = (lp->tx_chain_tail + 1) & RC32434_TDS_MASK; /* Move tail */
508 }
509 }
510
511 dev->trans_start = jiffies;
512
513 spin_unlock_irqrestore(&lp->lock, flags);
514
515 return 0;
516 }
517
518
519 /* Ethernet MII-PHY Handler */
520 static void rc32434_mii_handler(unsigned long data)
521 {
522 struct net_device *dev = (struct net_device *)data;
523 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
524 unsigned long flags;
525 unsigned long duplex_status;
526 int port_addr = (lp->rx_irq == 0x2c? 1:0) << 8;
527
528 spin_lock_irqsave(&lp->lock, flags);
529
530 /* Two ports are using the same MII, the difference is the PHY address */
531 __raw_writel(0, &rc32434_eth0_regs->miimcfg);
532 __raw_writel(0, &rc32434_eth0_regs->miimcmd);
533 __raw_writel(port_addr |0x05, &rc32434_eth0_regs->miimaddr);
534 __raw_writel(MIIMCMD_scn_m, &rc32434_eth0_regs->miimcmd);
535 while(__raw_readl(&rc32434_eth0_regs->miimind) & MIIMIND_nv_m);
536
537 ERR("irq:%x port_addr:%x RDD:%x\n",
538 lp->rx_irq, port_addr, __raw_readl(&rc32434_eth0_regs->miimrdd));
539 duplex_status = (__raw_readl(&rc32434_eth0_regs->miimrdd) & 0x140)? ETHMAC2_fd_m: 0;
540 if(duplex_status != lp->duplex_mode) {
541 ERR("The MII-PHY is Auto-negotiated to %s-Duplex mode for Eth-%x\n", duplex_status? "Full":"Half", lp->rx_irq == 0x2c? 1:0);
542 lp->duplex_mode = duplex_status;
543 rc32434_restart(dev);
544 }
545
546 lp->mii_phy_timer.expires = jiffies + 10 * HZ;
547 add_timer(&lp->mii_phy_timer);
548
549 spin_unlock_irqrestore(&lp->lock, flags);
550
551 }
552
553 #ifdef RC32434_REVISION
554 /* Ethernet Rx Overflow interrupt */
555 static irqreturn_t
556 rc32434_ovr_interrupt(int irq, void *dev_id)
557 {
558 struct net_device *dev = (struct net_device *)dev_id;
559 struct rc32434_local *lp;
560 unsigned int ovr;
561 irqreturn_t retval = IRQ_NONE;
562
563 ASSERT(dev != NULL);
564
565 lp = (struct rc32434_local *)dev->priv;
566 spin_lock(&lp->lock);
567 ovr = __raw_readl(&lp->eth_regs->ethintfc);
568
569 if(ovr & ETHINTFC_ovr_m) {
570 netif_stop_queue(dev);
571
572 /* clear OVR bit */
573 __raw_writel((ovr & ~ETHINTFC_ovr_m), &lp->eth_regs->ethintfc);
574
575 /* Restart interface */
576 rc32434_restart(dev);
577 retval = IRQ_HANDLED;
578 }
579 spin_unlock(&lp->lock);
580
581 return retval;
582 }
583
584 #endif
585
586
587 /* Ethernet Tx Underflow interrupt */
588 static irqreturn_t
589 rc32434_und_interrupt(int irq, void *dev_id)
590 {
591 struct net_device *dev = (struct net_device *)dev_id;
592 struct rc32434_local *lp;
593 unsigned int und;
594 irqreturn_t retval = IRQ_NONE;
595
596 ASSERT(dev != NULL);
597
598 lp = (struct rc32434_local *)dev->priv;
599
600 spin_lock(&lp->lock);
601
602 und = __raw_readl(&lp->eth_regs->ethintfc);
603
604 if(und & ETHINTFC_und_m) {
605 netif_stop_queue(dev);
606
607 __raw_writel((und & ~ETHINTFC_und_m), &lp->eth_regs->ethintfc);
608
609 /* Restart interface */
610 rc32434_restart(dev);
611 retval = IRQ_HANDLED;
612 }
613
614 spin_unlock(&lp->lock);
615
616 return retval;
617 }
618
619
620 /* Ethernet Rx DMA interrupt */
621 static irqreturn_t
622 rc32434_rx_dma_interrupt(int irq, void *dev_id)
623 {
624 struct net_device *dev = (struct net_device *)dev_id;
625 struct rc32434_local* lp;
626 volatile u32 dmas,dmasm;
627 irqreturn_t retval;
628
629 ASSERT(dev != NULL);
630
631 lp = (struct rc32434_local *)dev->priv;
632
633 spin_lock(&lp->lock);
634 dmas = __raw_readl(&lp->rx_dma_regs->dmas);
635 if(dmas & (DMAS_d_m|DMAS_h_m|DMAS_e_m)) {
636 /* Mask D H E bit in Rx DMA */
637 dmasm = __raw_readl(&lp->rx_dma_regs->dmasm);
638 __raw_writel(dmasm | (DMASM_d_m | DMASM_h_m | DMASM_e_m), &lp->rx_dma_regs->dmasm);
639 #ifdef CONFIG_IDT_USE_NAPI
640 if(netif_rx_schedule_prep(dev))
641 __netif_rx_schedule(dev);
642 #else
643 tasklet_hi_schedule(lp->rx_tasklet);
644 #endif
645
646 if (dmas & DMAS_e_m)
647 ERR(": DMA error\n");
648
649 retval = IRQ_HANDLED;
650 }
651 else
652 retval = IRQ_NONE;
653
654 spin_unlock(&lp->lock);
655 return retval;
656 }
657
658 #ifdef CONFIG_IDT_USE_NAPI
659 static int rc32434_poll(struct net_device *rx_data_dev, int *budget)
660 #else
661 static void rc32434_rx_tasklet(unsigned long rx_data_dev)
662 #endif
663 {
664 struct net_device *dev = (struct net_device *)rx_data_dev;
665 struct rc32434_local* lp = netdev_priv(dev);
666 volatile DMAD_t rd = &lp->rd_ring[lp->rx_next_done];
667 struct sk_buff *skb, *skb_new;
668 u8* pkt_buf;
669 u32 devcs, count, pkt_len, pktuncrc_len;
670 volatile u32 dmas;
671 #ifdef CONFIG_IDT_USE_NAPI
672 u32 received = 0;
673 int rx_work_limit = min(*budget,dev->quota);
674 #else
675 unsigned long flags;
676 spin_lock_irqsave(&lp->lock, flags);
677 #endif
678
679 while ( (count = RC32434_RBSIZE - (u32)DMA_COUNT(rd->control)) != 0) {
680 #ifdef CONFIG_IDT_USE_NAPI
681 if(--rx_work_limit <0)
682 {
683 break;
684 }
685 #endif
686 /* init the var. used for the later operations within the while loop */
687 skb_new = NULL;
688 devcs = rd->devcs;
689 pkt_len = RCVPKT_LENGTH(devcs);
690 skb = lp->rx_skb[lp->rx_next_done];
691
692 if (count < 64) {
693 lp->stats.rx_errors++;
694 lp->stats.rx_dropped++;
695 }
696 else if ((devcs & ( ETHRX_ld_m)) != ETHRX_ld_m) {
697 /* check that this is a whole packet */
698 /* WARNING: DMA_FD bit incorrectly set in Rc32434 (errata ref #077) */
699 lp->stats.rx_errors++;
700 lp->stats.rx_dropped++;
701 }
702 else if ( (devcs & ETHRX_rok_m) ) {
703
704 {
705 /* must be the (first and) last descriptor then */
706 pkt_buf = (u8*)lp->rx_skb[lp->rx_next_done]->data;
707
708 pktuncrc_len = pkt_len - 4;
709 /* invalidate the cache */
710 dma_cache_inv((unsigned long)pkt_buf, pktuncrc_len);
711
712 /* Malloc up new buffer. */
713 skb_new = dev_alloc_skb(RC32434_RBSIZE + 2);
714
715 if (skb_new != NULL){
716 /* Make room */
717 skb_put(skb, pktuncrc_len);
718
719 skb->protocol = eth_type_trans(skb, dev);
720
721 /* pass the packet to upper layers */
722 #ifdef CONFIG_IDT_USE_NAPI
723 netif_receive_skb(skb);
724 #else
725 netif_rx(skb);
726 #endif
727
728 dev->last_rx = jiffies;
729 lp->stats.rx_packets++;
730 lp->stats.rx_bytes += pktuncrc_len;
731
732 if (IS_RCV_MP(devcs))
733 lp->stats.multicast++;
734
735 /* 16 bit align */
736 skb_reserve(skb_new, 2);
737
738 skb_new->dev = dev;
739 lp->rx_skb[lp->rx_next_done] = skb_new;
740 }
741 else {
742 ERR("no memory, dropping rx packet.\n");
743 lp->stats.rx_errors++;
744 lp->stats.rx_dropped++;
745 }
746 }
747
748 }
749 else {
750 /* This should only happen if we enable accepting broken packets */
751 lp->stats.rx_errors++;
752 lp->stats.rx_dropped++;
753
754 /* add statistics counters */
755 if (IS_RCV_CRC_ERR(devcs)) {
756 DBG(2, "RX CRC error\n");
757 lp->stats.rx_crc_errors++;
758 }
759 else if (IS_RCV_LOR_ERR(devcs)) {
760 DBG(2, "RX LOR error\n");
761 lp->stats.rx_length_errors++;
762 }
763 else if (IS_RCV_LE_ERR(devcs)) {
764 DBG(2, "RX LE error\n");
765 lp->stats.rx_length_errors++;
766 }
767 else if (IS_RCV_OVR_ERR(devcs)) {
768 lp->stats.rx_over_errors++;
769 }
770 else if (IS_RCV_CV_ERR(devcs)) {
771 /* code violation */
772 DBG(2, "RX CV error\n");
773 lp->stats.rx_frame_errors++;
774 }
775 else if (IS_RCV_CES_ERR(devcs)) {
776 DBG(2, "RX Preamble error\n");
777 }
778 }
779
780 rd->devcs = 0;
781
782 /* restore descriptor's curr_addr */
783 if(skb_new)
784 rd->ca = CPHYSADDR(skb_new->data);
785 else
786 rd->ca = CPHYSADDR(skb->data);
787
788 rd->control = DMA_COUNT(RC32434_RBSIZE) |DMAD_cod_m |DMAD_iod_m;
789 lp->rd_ring[(lp->rx_next_done-1)& RC32434_RDS_MASK].control &= ~(DMAD_cod_m);
790
791 lp->rx_next_done = (lp->rx_next_done + 1) & RC32434_RDS_MASK;
792 rd = &lp->rd_ring[lp->rx_next_done];
793 __raw_writel( ~DMAS_d_m, &lp->rx_dma_regs->dmas);
794 }
795 #ifdef CONFIG_IDT_USE_NAPI
796 dev->quota -= received;
797 *budget =- received;
798 if(rx_work_limit < 0)
799 goto not_done;
800 #endif
801
802 dmas = __raw_readl(&lp->rx_dma_regs->dmas);
803
804 if(dmas & DMAS_h_m) {
805 __raw_writel( ~(DMAS_h_m | DMAS_e_m), &lp->rx_dma_regs->dmas);
806 #ifdef RC32434_PROC_DEBUG
807 lp->dma_halt_cnt++;
808 #endif
809 rd->devcs = 0;
810 skb = lp->rx_skb[lp->rx_next_done];
811 rd->ca = CPHYSADDR(skb->data);
812 rc32434_chain_rx(lp,rd);
813 }
814
815 #ifdef CONFIG_IDT_USE_NAPI
816 netif_rx_complete(dev);
817 #endif
818 /* Enable D H E bit in Rx DMA */
819 __raw_writel(__raw_readl(&lp->rx_dma_regs->dmasm) & ~(DMASM_d_m | DMASM_h_m |DMASM_e_m), &lp->rx_dma_regs->dmasm);
820 #ifdef CONFIG_IDT_USE_NAPI
821 return 0;
822 not_done:
823 return 1;
824 #else
825 spin_unlock_irqrestore(&lp->lock, flags);
826 return;
827 #endif
828
829
830 }
831
832
833
834 /* Ethernet Tx DMA interrupt */
835 static irqreturn_t
836 rc32434_tx_dma_interrupt(int irq, void *dev_id)
837 {
838 struct net_device *dev = (struct net_device *)dev_id;
839 struct rc32434_local *lp;
840 volatile u32 dmas,dmasm;
841 irqreturn_t retval;
842
843 ASSERT(dev != NULL);
844
845 lp = (struct rc32434_local *)dev->priv;
846
847 spin_lock(&lp->lock);
848
849 dmas = __raw_readl(&lp->tx_dma_regs->dmas);
850
851 if (dmas & (DMAS_f_m | DMAS_e_m)) {
852 dmasm = __raw_readl(&lp->tx_dma_regs->dmasm);
853 /* Mask F E bit in Tx DMA */
854 __raw_writel(dmasm | (DMASM_f_m | DMASM_e_m), &lp->tx_dma_regs->dmasm);
855
856 tasklet_hi_schedule(lp->tx_tasklet);
857
858 if(lp->tx_chain_status == filled && (__raw_readl(&(lp->tx_dma_regs->dmandptr)) == 0)) {
859 __raw_writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]), &(lp->tx_dma_regs->dmandptr));
860 lp->tx_chain_status = empty;
861 lp->tx_chain_head = lp->tx_chain_tail;
862 dev->trans_start = jiffies;
863 }
864
865 if (dmas & DMAS_e_m)
866 ERR(": DMA error\n");
867
868 retval = IRQ_HANDLED;
869 }
870 else
871 retval = IRQ_NONE;
872
873 spin_unlock(&lp->lock);
874
875 return retval;
876 }
877
878
879 static void rc32434_tx_tasklet(unsigned long tx_data_dev)
880 {
881 struct net_device *dev = (struct net_device *)tx_data_dev;
882 struct rc32434_local* lp = (struct rc32434_local *)dev->priv;
883 volatile DMAD_t td = &lp->td_ring[lp->tx_next_done];
884 u32 devcs;
885 unsigned long flags;
886 volatile u32 dmas;
887
888 spin_lock_irqsave(&lp->lock, flags);
889
890 /* process all desc that are done */
891 while(IS_DMA_FINISHED(td->control)) {
892 if(lp->tx_full == 1) {
893 netif_wake_queue(dev);
894 lp->tx_full = 0;
895 }
896
897 devcs = lp->td_ring[lp->tx_next_done].devcs;
898 if ((devcs & (ETHTX_fd_m | ETHTX_ld_m)) != (ETHTX_fd_m | ETHTX_ld_m)) {
899 lp->stats.tx_errors++;
900 lp->stats.tx_dropped++;
901
902 /* should never happen */
903 DBG(1, __FUNCTION__ ": split tx ignored\n");
904 }
905 else if (IS_TX_TOK(devcs)) {
906 lp->stats.tx_packets++;
907 }
908 else {
909 lp->stats.tx_errors++;
910 lp->stats.tx_dropped++;
911
912 /* underflow */
913 if (IS_TX_UND_ERR(devcs))
914 lp->stats.tx_fifo_errors++;
915
916 /* oversized frame */
917 if (IS_TX_OF_ERR(devcs))
918 lp->stats.tx_aborted_errors++;
919
920 /* excessive deferrals */
921 if (IS_TX_ED_ERR(devcs))
922 lp->stats.tx_carrier_errors++;
923
924 /* collisions: medium busy */
925 if (IS_TX_EC_ERR(devcs))
926 lp->stats.collisions++;
927
928 /* late collision */
929 if (IS_TX_LC_ERR(devcs))
930 lp->stats.tx_window_errors++;
931
932 }
933
934 /* We must always free the original skb */
935 if (lp->tx_skb[lp->tx_next_done] != NULL) {
936 dev_kfree_skb_any(lp->tx_skb[lp->tx_next_done]);
937 lp->tx_skb[lp->tx_next_done] = NULL;
938 }
939
940 lp->td_ring[lp->tx_next_done].control = DMAD_iof_m;
941 lp->td_ring[lp->tx_next_done].devcs = ETHTX_fd_m | ETHTX_ld_m;
942 lp->td_ring[lp->tx_next_done].link = 0;
943 lp->td_ring[lp->tx_next_done].ca = 0;
944 lp->tx_count --;
945
946 /* go on to next transmission */
947 lp->tx_next_done = (lp->tx_next_done + 1) & RC32434_TDS_MASK;
948 td = &lp->td_ring[lp->tx_next_done];
949
950 }
951
952 dmas = __raw_readl(&lp->tx_dma_regs->dmas);
953 __raw_writel( ~dmas, &lp->tx_dma_regs->dmas);
954
955 /* Enable F E bit in Tx DMA */
956 __raw_writel(__raw_readl(&lp->tx_dma_regs->dmasm) & ~(DMASM_f_m | DMASM_e_m), &lp->tx_dma_regs->dmasm);
957 spin_unlock_irqrestore(&lp->lock, flags);
958
959 }
960
961
962 static struct net_device_stats * rc32434_get_stats(struct net_device *dev)
963 {
964 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
965 return &lp->stats;
966 }
967
968
969 /*
970 * Set or clear the multicast filter for this adaptor.
971 */
972 static void rc32434_multicast_list(struct net_device *dev)
973 {
974 /* listen to broadcasts always and to treat */
975 /* IFF bits independantly */
976 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
977 unsigned long flags;
978 u32 recognise = ETHARC_ab_m; /* always accept broadcasts */
979
980 if (dev->flags & IFF_PROMISC) /* set promiscuous mode */
981 recognise |= ETHARC_pro_m;
982
983 if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 15))
984 recognise |= ETHARC_am_m; /* all multicast & bcast */
985 else if (dev->mc_count > 0) {
986 DBG(2, __FUNCTION__ ": mc_count %d\n", dev->mc_count);
987 recognise |= ETHARC_am_m; /* for the time being */
988 }
989
990 spin_lock_irqsave(&lp->lock, flags);
991 __raw_writel(recognise, &lp->eth_regs->etharc);
992 spin_unlock_irqrestore(&lp->lock, flags);
993 }
994
995
996 static void rc32434_tx_timeout(struct net_device *dev)
997 {
998 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
999 unsigned long flags;
1000
1001 spin_lock_irqsave(&lp->lock, flags);
1002 rc32434_restart(dev);
1003 spin_unlock_irqrestore(&lp->lock, flags);
1004
1005 }
1006
1007
1008 /*
1009 * Initialize the RC32434 ethernet controller.
1010 */
1011 static int rc32434_init(struct net_device *dev)
1012 {
1013 struct rc32434_local *lp = (struct rc32434_local *)dev->priv;
1014 int i, j;
1015
1016 /* Disable DMA */
1017 rc32434_abort_tx(dev);
1018 rc32434_abort_rx(dev);
1019
1020 /* reset ethernet logic */
1021 __raw_writel(0, &lp->eth_regs->ethintfc);
1022 while((__raw_readl(&lp->eth_regs->ethintfc) & ETHINTFC_rip_m))
1023 dev->trans_start = jiffies;
1024
1025 /* Enable Ethernet Interface */
1026 __raw_writel(ETHINTFC_en_m, &lp->eth_regs->ethintfc);
1027
1028 #ifndef CONFIG_IDT_USE_NAPI
1029 tasklet_disable(lp->rx_tasklet);
1030 #endif
1031 tasklet_disable(lp->tx_tasklet);
1032
1033 /* Initialize the transmit Descriptors */
1034 for (i = 0; i < RC32434_NUM_TDS; i++) {
1035 lp->td_ring[i].control = DMAD_iof_m;
1036 lp->td_ring[i].devcs = ETHTX_fd_m | ETHTX_ld_m;
1037 lp->td_ring[i].ca = 0;
1038 lp->td_ring[i].link = 0;
1039 if (lp->tx_skb[i] != NULL) {
1040 dev_kfree_skb_any(lp->tx_skb[i]);
1041 lp->tx_skb[i] = NULL;
1042 }
1043 }
1044 lp->tx_next_done = lp->tx_chain_head = lp->tx_chain_tail = lp->tx_full = lp->tx_count = 0;
1045 lp-> tx_chain_status = empty;
1046
1047 /*
1048 * Initialize the receive descriptors so that they
1049 * become a circular linked list, ie. let the last
1050 * descriptor point to the first again.
1051 */
1052 for (i=0; i<RC32434_NUM_RDS; i++) {
1053 struct sk_buff *skb = lp->rx_skb[i];
1054
1055 if (lp->rx_skb[i] == NULL) {
1056 skb = dev_alloc_skb(RC32434_RBSIZE + 2);
1057 if (skb == NULL) {
1058 ERR("No memory in the system\n");
1059 for (j = 0; j < RC32434_NUM_RDS; j ++)
1060 if (lp->rx_skb[j] != NULL)
1061 dev_kfree_skb_any(lp->rx_skb[j]);
1062
1063 return 1;
1064 }
1065 else {
1066 skb->dev = dev;
1067 skb_reserve(skb, 2);
1068 lp->rx_skb[i] = skb;
1069 lp->rd_ring[i].ca = CPHYSADDR(skb->data);
1070
1071 }
1072 }
1073 lp->rd_ring[i].control = DMAD_iod_m | DMA_COUNT(RC32434_RBSIZE);
1074 lp->rd_ring[i].devcs = 0;
1075 lp->rd_ring[i].ca = CPHYSADDR(skb->data);
1076 lp->rd_ring[i].link = CPHYSADDR(&lp->rd_ring[i+1]);
1077
1078 }
1079 /* loop back */
1080 lp->rd_ring[RC32434_NUM_RDS-1].link = CPHYSADDR(&lp->rd_ring[0]);
1081 lp->rx_next_done = 0;
1082
1083 lp->rd_ring[RC32434_NUM_RDS-1].control |= DMAD_cod_m;
1084 lp->rx_chain_head = 0;
1085 lp->rx_chain_tail = 0;
1086 lp->rx_chain_status = empty;
1087
1088 __raw_writel(0, &lp->rx_dma_regs->dmas);
1089 /* Start Rx DMA */
1090 rc32434_start_rx(lp, &lp->rd_ring[0]);
1091
1092 /* Enable F E bit in Tx DMA */
1093 __raw_writel(__raw_readl(&lp->tx_dma_regs->dmasm) & ~(DMASM_f_m | DMASM_e_m), &lp->tx_dma_regs->dmasm);
1094 /* Enable D H E bit in Rx DMA */
1095 __raw_writel(__raw_readl(&lp->rx_dma_regs->dmasm) & ~(DMASM_d_m | DMASM_h_m | DMASM_e_m), &lp->rx_dma_regs->dmasm);
1096
1097 /* Accept only packets destined for this Ethernet device address */
1098 __raw_writel(ETHARC_ab_m, &lp->eth_regs->etharc);
1099
1100 /* Set all Ether station address registers to their initial values */
1101 __raw_writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal0);
1102 __raw_writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah0);
1103
1104 __raw_writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal1);
1105 __raw_writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah1);
1106
1107 __raw_writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal2);
1108 __raw_writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah2);
1109
1110 __raw_writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal3);
1111 __raw_writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah3);
1112
1113
1114 /* Frame Length Checking, Pad Enable, CRC Enable, Full Duplex set */
1115 __raw_writel(ETHMAC2_pe_m | ETHMAC2_cen_m | ETHMAC2_fd_m, &lp->eth_regs->ethmac2);
1116 //ETHMAC2_flc_m ETHMAC2_fd_m lp->duplex_mode
1117
1118 /* Back to back inter-packet-gap */
1119 __raw_writel(0x15, &lp->eth_regs->ethipgt);
1120 /* Non - Back to back inter-packet-gap */
1121 __raw_writel(0x12, &lp->eth_regs->ethipgr);
1122
1123 /* Management Clock Prescaler Divisor */
1124 /* Clock independent setting */
1125 __raw_writel(((idt_cpu_freq)/MII_CLOCK+1) & ~1,
1126 &lp->eth_regs->ethmcp);
1127
1128 /* don't transmit until fifo contains 48b */
1129 __raw_writel(48, &lp->eth_regs->ethfifott);
1130
1131 __raw_writel(ETHMAC1_re_m, &lp->eth_regs->ethmac1);
1132
1133 #ifndef CONFIG_IDT_USE_NAPI
1134 tasklet_enable(lp->rx_tasklet);
1135 #endif
1136 tasklet_enable(lp->tx_tasklet);
1137
1138 netif_start_queue(dev);
1139
1140 return 0;
1141 }
1142
1143 static struct platform_driver korina_driver = {
1144 .driver.name = "korina",
1145 .probe = rc32434_probe,
1146 .remove = rc32434_remove,
1147 };
1148
1149 static int __init rc32434_init_module(void)
1150 {
1151 return platform_driver_register(&korina_driver);
1152 }
1153
1154 static void rc32434_cleanup_module(void)
1155 {
1156 return platform_driver_unregister(&korina_driver);
1157 }
1158
1159 module_init(rc32434_init_module);
1160 module_exit(rc32434_cleanup_module);