ipq806x: fix pcie tx termination offset
authorPavel Kubelun <be.dissent@gmail.com>
Thu, 18 Jan 2018 10:51:25 +0000 (13:51 +0300)
committerJohn Crispin <john@phrozen.org>
Tue, 22 May 2018 18:34:14 +0000 (20:34 +0200)
According to GPL tarballs and QSDK related branch tx termination
offset for ipq8064 SoC version >= 2.0 should be equal to 0 and
not 7.

https://github.com/paul-chambers/netgear-r7800/blob/master/git_home/linux.git/sourcecode/arch/arm/mach-msm/board-ipq806x.c#L1682-L1685

Fix this.

Signed-off-by: Pavel Kubelun <be.dissent@gmail.com>
[slh: rebase for kernel v4.14 as well]
Signed-off-by: Stefan Lippers-Hollmann <s.l-h@gmx.de>
target/linux/ipq806x/files-4.14/arch/arm/boot/dts/qcom-ipq8064-v2.0.dtsi
target/linux/ipq806x/files-4.9/arch/arm/boot/dts/qcom-ipq8064-v2.0.dtsi

index 5a40b03eefdea869683d65e2a2ee77b248c87f4d..8c522a897d42573eaeb2cdd424a7f1a0f39dc9b2 100644 (file)
                        tx_deamp_3_5db = <32>;
                        mpll = <0xa0>;
                };
+
+               pcie0: pci@1b500000 {
+                       phy-tx0-term-offset = <0>;
+               };
+
+               pcie1: pci@1b700000 {
+                       phy-tx0-term-offset = <0>;
+               };
+
+               pcie2: pci@1b900000 {
+                       phy-tx0-term-offset = <0>;
+               };
        };
 };
index 5a40b03eefdea869683d65e2a2ee77b248c87f4d..8c522a897d42573eaeb2cdd424a7f1a0f39dc9b2 100644 (file)
                        tx_deamp_3_5db = <32>;
                        mpll = <0xa0>;
                };
+
+               pcie0: pci@1b500000 {
+                       phy-tx0-term-offset = <0>;
+               };
+
+               pcie1: pci@1b700000 {
+                       phy-tx0-term-offset = <0>;
+               };
+
+               pcie2: pci@1b900000 {
+                       phy-tx0-term-offset = <0>;
+               };
        };
 };