ar71xx: refactor PCI code to allow registering multiple PCI controllers
[openwrt/svn-archive/archive.git] / target / linux / ar71xx / patches-3.3 / 601-MIPS-ath79-add-more-register-defines.patch
1 --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
2 +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
3 @@ -21,6 +21,10 @@
4 #include <linux/bitops.h>
5
6 #define AR71XX_APB_BASE 0x18000000
7 +#define AR71XX_GE0_BASE 0x19000000
8 +#define AR71XX_GE0_SIZE 0x10000
9 +#define AR71XX_GE1_BASE 0x1a000000
10 +#define AR71XX_GE1_SIZE 0x10000
11 #define AR71XX_EHCI_BASE 0x1b000000
12 #define AR71XX_EHCI_SIZE 0x1000
13 #define AR71XX_OHCI_BASE 0x1c000000
14 @@ -40,6 +44,8 @@
15 #define AR71XX_PLL_SIZE 0x100
16 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
17 #define AR71XX_RESET_SIZE 0x100
18 +#define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
19 +#define AR71XX_MII_SIZE 0x100
20
21 #define AR71XX_PCI_MEM_BASE 0x10000000
22 #define AR71XX_PCI_MEM_SIZE 0x07000000
23 @@ -82,11 +88,15 @@
24
25 #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
26 #define AR933X_UART_SIZE 0x14
27 +#define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
28 +#define AR933X_GMAC_SIZE 0x04
29 #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
30 #define AR933X_WMAC_SIZE 0x20000
31 #define AR933X_EHCI_BASE 0x1b000000
32 #define AR933X_EHCI_SIZE 0x1000
33
34 +#define AR934X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
35 +#define AR934X_GMAC_SIZE 0x14
36 #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
37 #define AR934X_WMAC_SIZE 0x20000
38 #define AR934X_EHCI_BASE 0x1b000000
39 @@ -146,6 +156,9 @@
40 #define AR71XX_AHB_DIV_SHIFT 20
41 #define AR71XX_AHB_DIV_MASK 0x7
42
43 +#define AR71XX_ETH0_PLL_SHIFT 17
44 +#define AR71XX_ETH1_PLL_SHIFT 19
45 +
46 #define AR724X_PLL_REG_CPU_CONFIG 0x00
47 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
48
49 @@ -158,6 +171,8 @@
50 #define AR724X_DDR_DIV_SHIFT 22
51 #define AR724X_DDR_DIV_MASK 0x3
52
53 +#define AR7242_PLL_REG_ETH0_INT_CLOCK 0x2c
54 +
55 #define AR913X_PLL_REG_CPU_CONFIG 0x00
56 #define AR913X_PLL_REG_ETH_CONFIG 0x04
57 #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
58 @@ -170,6 +185,9 @@
59 #define AR913X_AHB_DIV_SHIFT 19
60 #define AR913X_AHB_DIV_MASK 0x1
61
62 +#define AR913X_ETH0_PLL_SHIFT 20
63 +#define AR913X_ETH1_PLL_SHIFT 22
64 +
65 #define AR933X_PLL_CPU_CONFIG_REG 0x00
66 #define AR933X_PLL_CLOCK_CTRL_REG 0x08
67
68 @@ -191,6 +209,7 @@
69 #define AR934X_PLL_CPU_CONFIG_REG 0x00
70 #define AR934X_PLL_DDR_CONFIG_REG 0x04
71 #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
72 +#define AR934X_PLL_ETH_XMII_CONTROL_REG 0x2c
73
74 #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
75 #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
76 @@ -311,16 +330,50 @@
77 #define AR913X_RESET_USB_HOST BIT(5)
78 #define AR913X_RESET_USB_PHY BIT(4)
79
80 +#define AR933X_RESET_GE1_MDIO BIT(23)
81 +#define AR933X_RESET_GE0_MDIO BIT(22)
82 +#define AR933X_RESET_GE1_MAC BIT(13)
83 #define AR933X_RESET_WMAC BIT(11)
84 +#define AR933X_RESET_GE0_MAC BIT(9)
85 #define AR933X_RESET_USB_HOST BIT(5)
86 #define AR933X_RESET_USB_PHY BIT(4)
87 #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
88
89 +#define AR934X_RESET_HOST BIT(31)
90 +#define AR934X_RESET_SLIC BIT(30)
91 +#define AR934X_RESET_HDMA BIT(29)
92 +#define AR934X_RESET_EXTERNAL BIT(28)
93 +#define AR934X_RESET_RTC BIT(27)
94 +#define AR934X_RESET_PCIE_EP_INT BIT(26)
95 +#define AR934X_RESET_CHKSUM_ACC BIT(25)
96 +#define AR934X_RESET_FULL_CHIP BIT(24)
97 +#define AR934X_RESET_GE1_MDIO BIT(23)
98 +#define AR934X_RESET_GE0_MDIO BIT(22)
99 +#define AR934X_RESET_CPU_NMI BIT(21)
100 +#define AR934X_RESET_CPU_COLD BIT(20)
101 +#define AR934X_RESET_HOST_RESET_INT BIT(19)
102 +#define AR934X_RESET_PCIE_EP BIT(18)
103 +#define AR934X_RESET_UART1 BIT(17)
104 +#define AR934X_RESET_DDR BIT(16)
105 +#define AR934X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
106 +#define AR934X_RESET_NANDF BIT(14)
107 +#define AR934X_RESET_GE1_MAC BIT(13)
108 +#define AR934X_RESET_ETH_SWITCH_ANALOG BIT(12)
109 #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
110 +#define AR934X_RESET_HOST_DMA_INT BIT(10)
111 +#define AR934X_RESET_GE0_MAC BIT(9)
112 +#define AR934X_RESET_ETH_SWITCH BIT(8)
113 +#define AR934X_RESET_PCIE_PHY BIT(7)
114 +#define AR934X_RESET_PCIE BIT(6)
115 #define AR934X_RESET_USB_HOST BIT(5)
116 #define AR934X_RESET_USB_PHY BIT(4)
117 #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
118 +#define AR934X_RESET_LUT BIT(2)
119 +#define AR934X_RESET_MBOX BIT(1)
120 +#define AR934X_RESET_I2S BIT(0)
121
122 +#define AR933X_BOOTSTRAP_MDIO_GPIO_EN BIT(18)
123 +#define AR933X_BOOTSTRAP_EEPBUSY BIT(4)
124 #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
125
126 #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
127 @@ -425,10 +478,138 @@
128 #define AR71XX_GPIO_REG_INT_ENABLE 0x24
129 #define AR71XX_GPIO_REG_FUNC 0x28
130
131 +#define AR934X_GPIO_REG_OUT_FUNC0 0x2c
132 +#define AR934X_GPIO_REG_OUT_FUNC1 0x30
133 +#define AR934X_GPIO_REG_OUT_FUNC2 0x34
134 +#define AR934X_GPIO_REG_OUT_FUNC3 0x38
135 +#define AR934X_GPIO_REG_OUT_FUNC4 0x3c
136 +#define AR934X_GPIO_REG_OUT_FUNC5 0x40
137 +#define AR934X_GPIO_REG_FUNC 0x6c
138 +
139 #define AR71XX_GPIO_COUNT 16
140 #define AR724X_GPIO_COUNT 18
141 #define AR913X_GPIO_COUNT 22
142 #define AR933X_GPIO_COUNT 30
143 #define AR934X_GPIO_COUNT 23
144
145 +#define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
146 +#define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
147 +#define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
148 +#define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
149 +#define AR71XX_GPIO_FUNC_UART_EN BIT(8)
150 +#define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
151 +#define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
152 +
153 +#define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
154 +#define AR724X_GPIO_FUNC_SPI_EN BIT(18)
155 +#define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
156 +#define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
157 +#define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
158 +#define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
159 +#define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
160 +#define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
161 +#define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
162 +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
163 +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
164 +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
165 +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
166 +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
167 +#define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
168 +#define AR724X_GPIO_FUNC_UART_EN BIT(1)
169 +#define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
170 +
171 +#define AR913X_GPIO_FUNC_WMAC_LED_EN BIT(22)
172 +#define AR913X_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
173 +#define AR913X_GPIO_FUNC_I2S_REFCLKEN BIT(20)
174 +#define AR913X_GPIO_FUNC_I2S_MCKEN BIT(19)
175 +#define AR913X_GPIO_FUNC_I2S1_EN BIT(18)
176 +#define AR913X_GPIO_FUNC_I2S0_EN BIT(17)
177 +#define AR913X_GPIO_FUNC_SLIC_EN BIT(16)
178 +#define AR913X_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
179 +#define AR913X_GPIO_FUNC_UART_EN BIT(8)
180 +#define AR913X_GPIO_FUNC_USB_CLK_EN BIT(4)
181 +
182 +#define AR933X_GPIO_FUNC_SPDIF2TCK BIT(31)
183 +#define AR933X_GPIO_FUNC_SPDIF_EN BIT(30)
184 +#define AR933X_GPIO_FUNC_I2SO_22_18_EN BIT(29)
185 +#define AR933X_GPIO_FUNC_I2S_MCK_EN BIT(27)
186 +#define AR933X_GPIO_FUNC_I2SO_EN BIT(26)
187 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_DUPL BIT(25)
188 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_COLL BIT(24)
189 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_ACT BIT(23)
190 +#define AR933X_GPIO_FUNC_SPI_EN BIT(18)
191 +#define AR933X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
192 +#define AR933X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
193 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
194 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
195 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
196 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
197 +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
198 +#define AR933X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
199 +#define AR933X_GPIO_FUNC_UART_EN BIT(1)
200 +#define AR933X_GPIO_FUNC_JTAG_DISABLE BIT(0)
201 +
202 +#define AR934X_GPIO_FUNC_DDR_DQOE_EN BIT(17)
203 +#define AR934X_GPIO_FUNC_SPI_CS_1_EN BIT(14)
204 +#define AR934X_GPIO_FUNC_SPI_CS_0_EN BIT(13)
205 +
206 +#define AR934X_GPIO_OUT_GPIO 0x00
207 +
208 +/*
209 + * MII_CTRL block
210 + */
211 +#define AR71XX_MII_REG_MII0_CTRL 0x00
212 +#define AR71XX_MII_REG_MII1_CTRL 0x04
213 +
214 +#define AR71XX_MII_CTRL_IF_MASK 3
215 +#define AR71XX_MII_CTRL_SPEED_SHIFT 4
216 +#define AR71XX_MII_CTRL_SPEED_MASK 3
217 +#define AR71XX_MII_CTRL_SPEED_10 0
218 +#define AR71XX_MII_CTRL_SPEED_100 1
219 +#define AR71XX_MII_CTRL_SPEED_1000 2
220 +
221 +#define AR71XX_MII0_CTRL_IF_GMII 0
222 +#define AR71XX_MII0_CTRL_IF_MII 1
223 +#define AR71XX_MII0_CTRL_IF_RGMII 2
224 +#define AR71XX_MII0_CTRL_IF_RMII 3
225 +
226 +#define AR71XX_MII1_CTRL_IF_RGMII 0
227 +#define AR71XX_MII1_CTRL_IF_RMII 1
228 +
229 +/*
230 + * AR933X GMAC interface
231 + */
232 +#define AR933X_GMAC_REG_ETH_CFG 0x00
233 +
234 +#define AR933X_ETH_CFG_RGMII_GE0 BIT(0)
235 +#define AR933X_ETH_CFG_MII_GE0 BIT(1)
236 +#define AR933X_ETH_CFG_GMII_GE0 BIT(2)
237 +#define AR933X_ETH_CFG_MII_GE0_MASTER BIT(3)
238 +#define AR933X_ETH_CFG_MII_GE0_SLAVE BIT(4)
239 +#define AR933X_ETH_CFG_MII_GE0_ERR_EN BIT(5)
240 +#define AR933X_ETH_CFG_SW_PHY_SWAP BIT(7)
241 +#define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
242 +#define AR933X_ETH_CFG_RMII_GE0 BIT(9)
243 +#define AR933X_ETH_CFG_RMII_GE0_SPD_10 0
244 +#define AR933X_ETH_CFG_RMII_GE0_SPD_100 BIT(10)
245 +
246 +/*
247 + * AR934X GMAC Interface
248 + */
249 +#define AR934X_GMAC_REG_ETH_CFG 0x00
250 +
251 +#define AR934X_ETH_CFG_RGMII_GMAC0 BIT(0)
252 +#define AR934X_ETH_CFG_MII_GMAC0 BIT(1)
253 +#define AR934X_ETH_CFG_GMII_GMAC0 BIT(2)
254 +#define AR934X_ETH_CFG_MII_GMAC0_MASTER BIT(3)
255 +#define AR934X_ETH_CFG_MII_GMAC0_SLAVE BIT(4)
256 +#define AR934X_ETH_CFG_MII_GMAC0_ERR_EN BIT(5)
257 +#define AR934X_ETH_CFG_SW_ONLY_MODE BIT(6)
258 +#define AR934X_ETH_CFG_SW_PHY_SWAP BIT(7)
259 +#define AR934X_ETH_CFG_SW_APB_ACCESS BIT(9)
260 +#define AR934X_ETH_CFG_RMII_GMAC0 BIT(10)
261 +#define AR933X_ETH_CFG_MII_CNTL_SPEED BIT(11)
262 +#define AR934X_ETH_CFG_RMII_GMAC0_MASTER BIT(12)
263 +#define AR933X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
264 +
265 #endif /* __ASM_MACH_AR71XX_REGS_H */