1 From: =?UTF-8?q?Tomislav=20Po=C5=BEega?= <pozega.tomislav@gmail.com>
2 Date: Thu, 11 Jan 2018 19:53:49 +0100
3 Subject: [PATCH] rt2x00: add TX LOFT calibration
5 Content-Type: text/plain; charset=UTF-8
6 Content-Transfer-Encoding: 8bit
8 Add TX LOFT calibration from mtk driver.
10 Signed-off-by: Tomislav Požega <pozega.tomislav@gmail.com>
12 .../net/wireless/ralink/rt2x00/rt2800lib.c | 938 ++++++++++++++++++
13 .../net/wireless/ralink/rt2x00/rt2800lib.h | 10 +
14 2 files changed, 948 insertions(+)
16 --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
17 +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
18 @@ -9079,6 +9079,943 @@ restore_value:
19 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
22 +static void rt2800_rf_configstore(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_reg_record[][13], u8 chain)
26 + if (chain == CHAIN_0) {
27 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
28 + rf_reg_record[CHAIN_0][0].bank = 0;
29 + rf_reg_record[CHAIN_0][0].reg = 1;
30 + rf_reg_record[CHAIN_0][0].value = rfvalue;
31 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
32 + rf_reg_record[CHAIN_0][1].bank = 0;
33 + rf_reg_record[CHAIN_0][1].reg = 2;
34 + rf_reg_record[CHAIN_0][1].value = rfvalue;
35 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
36 + rf_reg_record[CHAIN_0][2].bank = 0;
37 + rf_reg_record[CHAIN_0][2].reg = 35;
38 + rf_reg_record[CHAIN_0][2].value = rfvalue;
39 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
40 + rf_reg_record[CHAIN_0][3].bank = 0;
41 + rf_reg_record[CHAIN_0][3].reg = 42;
42 + rf_reg_record[CHAIN_0][3].value = rfvalue;
43 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 0);
44 + rf_reg_record[CHAIN_0][4].bank = 4;
45 + rf_reg_record[CHAIN_0][4].reg = 0;
46 + rf_reg_record[CHAIN_0][4].value = rfvalue;
47 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 2);
48 + rf_reg_record[CHAIN_0][5].bank = 4;
49 + rf_reg_record[CHAIN_0][5].reg = 2;
50 + rf_reg_record[CHAIN_0][5].value = rfvalue;
51 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 34);
52 + rf_reg_record[CHAIN_0][6].bank = 4;
53 + rf_reg_record[CHAIN_0][6].reg = 34;
54 + rf_reg_record[CHAIN_0][6].value = rfvalue;
55 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
56 + rf_reg_record[CHAIN_0][7].bank = 5;
57 + rf_reg_record[CHAIN_0][7].reg = 3;
58 + rf_reg_record[CHAIN_0][7].value = rfvalue;
59 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
60 + rf_reg_record[CHAIN_0][8].bank = 5;
61 + rf_reg_record[CHAIN_0][8].reg = 4;
62 + rf_reg_record[CHAIN_0][8].value = rfvalue;
63 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
64 + rf_reg_record[CHAIN_0][9].bank = 5;
65 + rf_reg_record[CHAIN_0][9].reg = 17;
66 + rf_reg_record[CHAIN_0][9].value = rfvalue;
67 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
68 + rf_reg_record[CHAIN_0][10].bank = 5;
69 + rf_reg_record[CHAIN_0][10].reg = 18;
70 + rf_reg_record[CHAIN_0][10].value = rfvalue;
71 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
72 + rf_reg_record[CHAIN_0][11].bank = 5;
73 + rf_reg_record[CHAIN_0][11].reg = 19;
74 + rf_reg_record[CHAIN_0][11].value = rfvalue;
75 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
76 + rf_reg_record[CHAIN_0][12].bank = 5;
77 + rf_reg_record[CHAIN_0][12].reg = 20;
78 + rf_reg_record[CHAIN_0][12].value = rfvalue;
79 + } else if (chain == CHAIN_1) {
80 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
81 + rf_reg_record[CHAIN_1][0].bank = 0;
82 + rf_reg_record[CHAIN_1][0].reg = 1;
83 + rf_reg_record[CHAIN_1][0].value = rfvalue;
84 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
85 + rf_reg_record[CHAIN_1][1].bank = 0;
86 + rf_reg_record[CHAIN_1][1].reg = 2;
87 + rf_reg_record[CHAIN_1][1].value = rfvalue;
88 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
89 + rf_reg_record[CHAIN_1][2].bank = 0;
90 + rf_reg_record[CHAIN_1][2].reg = 35;
91 + rf_reg_record[CHAIN_1][2].value = rfvalue;
92 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
93 + rf_reg_record[CHAIN_1][3].bank = 0;
94 + rf_reg_record[CHAIN_1][3].reg = 42;
95 + rf_reg_record[CHAIN_1][3].value = rfvalue;
96 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 0);
97 + rf_reg_record[CHAIN_1][4].bank = 6;
98 + rf_reg_record[CHAIN_1][4].reg = 0;
99 + rf_reg_record[CHAIN_1][4].value = rfvalue;
100 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 2);
101 + rf_reg_record[CHAIN_1][5].bank = 6;
102 + rf_reg_record[CHAIN_1][5].reg = 2;
103 + rf_reg_record[CHAIN_1][5].value = rfvalue;
104 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 34);
105 + rf_reg_record[CHAIN_1][6].bank = 6;
106 + rf_reg_record[CHAIN_1][6].reg = 34;
107 + rf_reg_record[CHAIN_1][6].value = rfvalue;
108 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 3);
109 + rf_reg_record[CHAIN_1][7].bank = 7;
110 + rf_reg_record[CHAIN_1][7].reg = 3;
111 + rf_reg_record[CHAIN_1][7].value = rfvalue;
112 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
113 + rf_reg_record[CHAIN_1][8].bank = 7;
114 + rf_reg_record[CHAIN_1][8].reg = 4;
115 + rf_reg_record[CHAIN_1][8].value = rfvalue;
116 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 17);
117 + rf_reg_record[CHAIN_1][9].bank = 7;
118 + rf_reg_record[CHAIN_1][9].reg = 17;
119 + rf_reg_record[CHAIN_1][9].value = rfvalue;
120 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 18);
121 + rf_reg_record[CHAIN_1][10].bank = 7;
122 + rf_reg_record[CHAIN_1][10].reg = 18;
123 + rf_reg_record[CHAIN_1][10].value = rfvalue;
124 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 19);
125 + rf_reg_record[CHAIN_1][11].bank = 7;
126 + rf_reg_record[CHAIN_1][11].reg = 19;
127 + rf_reg_record[CHAIN_1][11].value = rfvalue;
128 + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 20);
129 + rf_reg_record[CHAIN_1][12].bank = 7;
130 + rf_reg_record[CHAIN_1][12].reg = 20;
131 + rf_reg_record[CHAIN_1][12].value = rfvalue;
133 + rt2x00_warn(rt2x00dev, "Unknown chain = %u\n", chain);
140 +static void rt2800_rf_configrecover(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_record[][13])
142 + u8 chain_index = 0, record_index = 0;
143 + u8 bank = 0, rf_register = 0, value = 0;
145 + for (chain_index = 0; chain_index < 2; chain_index++) {
146 + for (record_index = 0; record_index < 13; record_index++) {
147 + bank = rf_record[chain_index][record_index].bank;
148 + rf_register = rf_record[chain_index][record_index].reg;
149 + value = rf_record[chain_index][record_index].value;
150 + rt2800_rfcsr_write_bank(rt2x00dev, bank, rf_register, value);
151 + rt2x00_dbg(rt2x00dev, "bank: %d, rf_register: %d, value: %x\n", bank, rf_register, value);
158 +static void rt2800_setbbptonegenerator(struct rt2x00_dev *rt2x00dev)
160 + rt2800_bbp_write(rt2x00dev, 158, 0xAA);
161 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
163 + rt2800_bbp_write(rt2x00dev, 158, 0xAB);
164 + rt2800_bbp_write(rt2x00dev, 159, 0x0A);
166 + rt2800_bbp_write(rt2x00dev, 158, 0xAC);
167 + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
169 + rt2800_bbp_write(rt2x00dev, 158, 0xAD);
170 + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
172 + rt2800_bbp_write(rt2x00dev, 244, 0x40);
177 +static u32 rt2800_do_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx, u8 read_neg)
180 + int fftout_i = 0, fftout_q = 0;
181 + u32 ptmp=0, pint = 0;
185 + rt2800_bbp_write(rt2x00dev, 158, 0x00);
186 + rt2800_bbp_write(rt2x00dev, 159, 0x9b);
190 + while (bbp == 0x9b) {
192 + bbp = rt2800_bbp_read(rt2x00dev, 159);
196 + rt2800_bbp_write(rt2x00dev, 158, 0xba);
197 + rt2800_bbp_write(rt2x00dev, 159, tidx);
198 + rt2800_bbp_write(rt2x00dev, 159, tidx);
199 + rt2800_bbp_write(rt2x00dev, 159, tidx);
201 + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
203 + fftout_i = (macvalue >> 16);
204 + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
205 + fftout_q = (macvalue & 0xffff);
206 + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
207 + ptmp = (fftout_i * fftout_i);
208 + ptmp = ptmp + (fftout_q * fftout_q);
210 + rt2x00_dbg(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
213 + tidxi = 0x40 - tidx;
214 + tidxi = tidxi & 0x3f;
216 + rt2800_bbp_write(rt2x00dev, 158, 0xba);
217 + rt2800_bbp_write(rt2x00dev, 159, tidxi);
218 + rt2800_bbp_write(rt2x00dev, 159, tidxi);
219 + rt2800_bbp_write(rt2x00dev, 159, tidxi);
221 + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
223 + fftout_i = (macvalue >> 16);
224 + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
225 + fftout_q = (macvalue & 0xffff);
226 + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
227 + ptmp = (fftout_i * fftout_i);
228 + ptmp = ptmp + (fftout_q * fftout_q);
230 + pint = pint + ptmp;
236 +static u32 rt2800_read_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx) {
238 + int fftout_i = 0, fftout_q = 0;
239 + u32 ptmp=0, pint = 0;
241 + rt2800_bbp_write(rt2x00dev, 158, 0xBA);
242 + rt2800_bbp_write(rt2x00dev, 159, tidx);
243 + rt2800_bbp_write(rt2x00dev, 159, tidx);
244 + rt2800_bbp_write(rt2x00dev, 159, tidx);
246 + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
248 + fftout_i = (macvalue >> 16);
249 + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
250 + fftout_q = (macvalue & 0xffff);
251 + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
252 + ptmp = (fftout_i * fftout_i);
253 + ptmp = ptmp + (fftout_q * fftout_q);
255 + rt2x00_info(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
260 +static void rt2800_write_dc(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc, u8 iorq, u8 dc)
264 + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
266 + rt2800_bbp_write(rt2x00dev, 159, bbp);
269 + bbp = (iorq == 0) ? 0xb1: 0xb2;
271 + bbp = (iorq == 0) ? 0xb8: 0xb9;
273 + rt2800_bbp_write(rt2x00dev, 158, bbp);
275 + rt2800_bbp_write(rt2x00dev, 159, bbp);
280 +static void rt2800_loft_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc_idx, u8 dc_result[][RF_ALC_NUM][2])
282 + u32 p0 = 0, p1 = 0, pf = 0;
283 + char idx0 = 0, idx1 = 0;
284 + u8 idxf[] = {0x00, 0x00};
289 + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
290 + rt2800_bbp_write(rt2x00dev, 159, 0x80);
292 + for (bidx = 5; bidx >= 0; bidx--) {
293 + for (iorq = 0; iorq <= 1; iorq++) {
294 + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
296 + if (idxf[iorq] == 0x20) {
300 + idx0 = idxf[iorq] - ibit;
301 + idx0 = idx0 & 0x3F;
302 + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx0);
303 + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
306 + idx1 = idxf[iorq] + ((bidx == 5) ? 0 : ibit);
307 + idx1 = idx1 & 0x3F;
308 + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx1);
309 + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
311 + rt2x00_dbg(rt2x00dev, "alc=%u, IorQ=%u, idx_final=%2x\n", alc_idx, iorq, idxf[iorq]);
312 + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pf=%x, idx_0=%x, idx_1=%x, ibit=%x !\n", p0, p1, pf, idx0, idx1, ibit);
314 + if ((bidx != 5) && (pf <= p0) && (pf < p1)) {
316 + idxf[iorq] = idxf[iorq];
317 + } else if (p0 < p1) {
319 + idxf[iorq] = idx0 & 0x3F;
322 + idxf[iorq] = idx1 & 0x3F;
324 + rt2x00_dbg(rt2x00dev, "IorQ=%u, idx_final[%u]:%x, pf:%8x\n", iorq, iorq, idxf[iorq], pf);
326 + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idxf[iorq]);
331 + dc_result[ch_idx][alc_idx][0] = idxf[0];
332 + dc_result[ch_idx][alc_idx][1] = idxf[1];
337 +static void rt2800_iq_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 *ges, u8 *pes)
339 + u32 p0 = 0, p1 = 0, pf = 0;
340 + char perr = 0, gerr = 0, iq_err = 0;
341 + char pef = 0, gef = 0;
346 + u8 first_search = 0x00, touch_neg_max = 0x00;
347 + char idx0 = 0, idx1 = 0;
352 + rt2x00_info(rt2x00dev, "IQCalibration Start!\n");
353 + for (bidx = 5; bidx >= 1; bidx--) {
354 + for (gop = 0; gop < 2; gop++) {
355 + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
357 + if ((gop == 1) || (bidx < 4)) {
363 + first_search = (gop == 0) ? (bidx == 3) : (bidx == 5);
364 + touch_neg_max = (gop) ? ((iq_err & 0x0F) == 0x08) : ((iq_err & 0x3F) == 0x20);
366 + if (touch_neg_max) {
370 + idx0 = iq_err - ibit;
371 + bbp = (ch_idx == 0) ? ((gop == 0) ? 0x28 : 0x29): ((gop == 0) ? 0x46 : 0x47);
373 + rt2800_bbp_write(rt2x00dev, 158, bbp);
374 + rt2800_bbp_write(rt2x00dev, 159, idx0);
376 + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
379 + idx1 = iq_err + (first_search ? 0 : ibit);
380 + idx1 = (gop == 0) ? (idx1 & 0x0F) : (idx1 & 0x3F);
382 + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
384 + rt2800_bbp_write(rt2x00dev, 158, bbp);
385 + rt2800_bbp_write(rt2x00dev, 159, idx1);
387 + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
389 + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pwer_final=%x, idx0=%x, idx1=%x, iq_err=%x, gop=%d, ibit=%x !\n", p0, p1, pf, idx0, idx1, iq_err, gop, ibit);
391 + if ((!first_search) && (pf <= p0) && (pf < p1)) {
393 + } else if (p0 < p1) {
401 + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
403 + rt2800_bbp_write(rt2x00dev, 158, bbp);
404 + rt2800_bbp_write(rt2x00dev, 159, iq_err);
411 + rt2x00_dbg(rt2x00dev, "IQCalibration pf=%8x (%2x, %2x) !\n", pf, gerr & 0x0F, perr & 0x3F);
417 + ibit = (ibit >> 1);
419 + gerr = (gerr & 0x08) ? (gerr & 0x0F) - 0x10 : (gerr & 0x0F);
420 + perr = (perr & 0x20) ? (perr & 0x3F) - 0x40 : (perr & 0x3F);
422 + gerr = (gerr < -0x07) ? -0x07 : (gerr > 0x05) ? 0x05 : gerr;
426 + perr = (perr < -0x1f) ? -0x1f : (perr > 0x1d) ? 0x1d : perr;
430 + for (gef = gsta; gef <= gend; gef = gef + 1)
431 + for (pef = psta; pef <= pend; pef = pef + 1) {
432 + bbp = (ch_idx == 0) ? 0x28 : 0x46;
433 + rt2800_bbp_write(rt2x00dev, 158, bbp);
434 + rt2800_bbp_write(rt2x00dev, 159, gef & 0x0F);
436 + bbp = (ch_idx == 0) ? 0x29 : 0x47;
437 + rt2800_bbp_write(rt2x00dev, 158, bbp);
438 + rt2800_bbp_write(rt2x00dev, 159, pef & 0x3F);
440 + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
441 + if ((gef == gsta) && (pef == psta)) {
451 + rt2x00_dbg(rt2x00dev, "Fine IQCalibration p1=%8x pf=%8x (%2x, %2x) !\n", p1, pf, gef & 0x0F, pef & 0x3F);
454 + ges[ch_idx] = gerr & 0x0F;
455 + pes[ch_idx] = perr & 0x3F;
457 + rt2x00_info(rt2x00dev, "IQCalibration Done! CH = %u, (gain=%2x, phase=%2x)\n", ch_idx, gerr & 0x0F, perr & 0x3F);
462 +static void rt2800_rf_aux_tx0_loopback(struct rt2x00_dev *rt2x00dev)
464 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x21);
465 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x10);
466 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
467 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x1b);
468 + rt2800_rfcsr_write_bank(rt2x00dev, 4, 0, 0x81);
469 + rt2800_rfcsr_write_bank(rt2x00dev, 4, 2, 0x81);
470 + rt2800_rfcsr_write_bank(rt2x00dev, 4, 34, 0xee);
471 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, 0x2d);
472 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, 0x2d);
473 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, 0x80);
474 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xd7);
475 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0xa2);
476 + rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x20);
479 +static void rt2800_rf_aux_tx1_loopback(struct rt2x00_dev *rt2x00dev)
481 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x22);
482 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x20);
483 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
484 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x4b);
485 + rt2800_rfcsr_write_bank(rt2x00dev, 6, 0, 0x81);
486 + rt2800_rfcsr_write_bank(rt2x00dev, 6, 2, 0x81);
487 + rt2800_rfcsr_write_bank(rt2x00dev, 6, 34, 0xee);
488 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 3, 0x2d);
489 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, 0x2d);
490 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 17, 0x80);
491 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 18, 0xd7);
492 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 19, 0xa2);
493 + rt2800_rfcsr_write_bank(rt2x00dev, 7, 20, 0x20);
496 +void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev)
498 + rf_reg_pair rf_store[CHAIN_NUM][13];
507 + u32 savemacsysctrl = 0, mtxcycle = 0;
510 + u32 p0 = 0, p1 = 0;
511 + u32 p0_idx10 = 0, p1_idx10 = 0;
514 + u8 loft_dc_search_result[CHAIN_NUM][RF_ALC_NUM][2];
515 + u8 ger[CHAIN_NUM], per[CHAIN_NUM];
516 + u8 rf_gain[] = {0x00, 0x01, 0x02, 0x04, 0x08, 0x0c};
517 + u8 rfvga_gain_table[] = {0x24, 0x25, 0x26, 0x27, 0x28, 0x2c, 0x2d, 0x2e, 0x2f, 0x30, 0x31, 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3F};
519 + u8 vga_gain[] = {14, 14};
520 + u8 bbp_2324gain[] = {0x16, 0x14, 0x12, 0x10, 0x0c, 0x08};
521 + u8 bbp = 0, ch_idx = 0, rf_alc_idx = 0, idx = 0;
522 + u8 bbpr30, rfb0r39, rfb0r42;
525 + u8 bbpr241, bbpr242;
528 + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
529 + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
530 + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
531 + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
532 + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
533 + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
534 + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
535 + orig528 = rt2800_register_read(rt2x00dev, RF_CONTROL2);
536 + orig52c = rt2800_register_read(rt2x00dev, RF_BYPASS2);
538 + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
539 + macvalue &= (~0x04);
540 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
542 + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
543 + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
544 + if (macvalue & 0x01)
550 + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
551 + macvalue &= (~0x08);
552 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
554 + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
555 + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
556 + if (macvalue & 0x02)
562 + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
563 + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
566 + bbpr30 = rt2800_bbp_read(rt2x00dev, 30);
567 + rfb0r39 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 39);
568 + rfb0r42 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
570 + rt2800_bbp_write(rt2x00dev, 30, 0x1F);
571 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, 0x80);
572 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x5B);
574 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
575 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
577 + rt2800_setbbptonegenerator(rt2x00dev);
579 + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
580 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
581 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
582 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00);
583 + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
584 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
585 + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
586 + rt2800_register_write(rt2x00dev, 0x13b8, 0x10);
590 + rt2800_rf_aux_tx0_loopback(rt2x00dev);
592 + rt2800_rf_aux_tx1_loopback(rt2x00dev);
597 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
599 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
602 + rt2800_bbp_write(rt2x00dev, 158, 0x05);
603 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
605 + rt2800_bbp_write(rt2x00dev, 158, 0x01);
607 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
609 + rt2800_bbp_write(rt2x00dev, 159, 0x01);
611 + vga_gain[ch_idx] = 18;
612 + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
613 + rt2800_bbp_write(rt2x00dev, 23, bbp_2324gain[rf_alc_idx]);
614 + rt2800_bbp_write(rt2x00dev, 24, bbp_2324gain[rf_alc_idx]);
616 + macvalue = rt2800_register_read(rt2x00dev, RF_CONTROL3);
617 + macvalue &= (~0x0000F1F1);
618 + macvalue |= (rf_gain[rf_alc_idx] << 4);
619 + macvalue |= (rf_gain[rf_alc_idx] << 12);
620 + rt2800_register_write(rt2x00dev, RF_CONTROL3, macvalue);
621 + macvalue = (0x0000F1F1);
622 + rt2800_register_write(rt2x00dev, RF_BYPASS3, macvalue);
624 + if (rf_alc_idx == 0) {
625 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x21);
626 + for (;vga_gain[ch_idx] > 0;vga_gain[ch_idx] = vga_gain[ch_idx] - 2) {
627 + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
628 + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
629 + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
630 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
631 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
632 + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
633 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x21);
634 + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
635 + rt2x00_dbg(rt2x00dev, "LOFT AGC %d %d\n", p0, p1);
636 + if ((p0 < 7000*7000) && (p1 < (7000*7000))) {
641 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
642 + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
644 + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
646 + if (vga_gain[ch_idx] < 0)
647 + vga_gain[ch_idx] = 0;
650 + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
652 + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
653 + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
655 + rt2800_loft_search(rt2x00dev, ch_idx, rf_alc_idx, loft_dc_search_result);
659 + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
660 + for (idx = 0; idx < 4; idx++) {
661 + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
662 + bbp = (idx<<2) + rf_alc_idx;
663 + rt2800_bbp_write(rt2x00dev, 159, bbp);
664 + rt2x00_dbg(rt2x00dev, " ALC %2x,", bbp);
666 + rt2800_bbp_write(rt2x00dev, 158, 0xb1);
667 + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x00];
669 + rt2800_bbp_write(rt2x00dev, 159, bbp);
670 + rt2x00_dbg(rt2x00dev, " I0 %2x,", bbp);
672 + rt2800_bbp_write(rt2x00dev, 158, 0xb2);
673 + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x01];
675 + rt2800_bbp_write(rt2x00dev, 159, bbp);
676 + rt2x00_dbg(rt2x00dev, " Q0 %2x,", bbp);
678 + rt2800_bbp_write(rt2x00dev, 158, 0xb8);
679 + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x00];
681 + rt2800_bbp_write(rt2x00dev, 159, bbp);
682 + rt2x00_dbg(rt2x00dev, " I1 %2x,", bbp);
684 + rt2800_bbp_write(rt2x00dev, 158, 0xb9);
685 + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x01];
687 + rt2800_bbp_write(rt2x00dev, 159, bbp);
688 + rt2x00_dbg(rt2x00dev, " Q1 %2x\n", bbp);
692 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
693 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
695 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
697 + rt2800_bbp_write(rt2x00dev, 158, 0x00);
698 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
701 + rt2800_bbp_write(rt2x00dev, 244, 0x00);
703 + rt2800_bbp_write(rt2x00dev, 21, 0x01);
705 + rt2800_bbp_write(rt2x00dev, 21, 0x00);
707 + rt2800_rf_configrecover(rt2x00dev, rf_store);
709 + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
710 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
711 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
712 + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
713 + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
715 + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
716 + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
717 + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
718 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
719 + rt2800_register_write(rt2x00dev, RF_CONTROL2, orig528);
720 + rt2800_register_write(rt2x00dev, RF_BYPASS2, orig52c);
721 + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
723 + rt2x00_info(rt2x00dev, "LOFT Calibration Done!\n");
725 + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
726 + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
727 + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
728 + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
729 + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
730 + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
732 + bbpr1 = rt2800_bbp_read(rt2x00dev, 1);
733 + bbpr4 = rt2800_bbp_read(rt2x00dev, 4);
734 + bbpr241 = rt2800_bbp_read(rt2x00dev, 241);
735 + bbpr242 = rt2800_bbp_read(rt2x00dev, 242);
736 + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
738 + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
739 + macvalue &= (~0x04);
740 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
741 + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
742 + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
743 + if (macvalue & 0x01)
749 + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
750 + macvalue &= (~0x08);
751 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
752 + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
753 + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
754 + if (macvalue & 0x02)
760 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
761 + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000101);
762 + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
765 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
766 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
768 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
769 + rt2800_bbp_write(rt2x00dev, 4, bbpr4 & (~0x18));
770 + rt2800_bbp_write(rt2x00dev, 21, 0x01);
772 + rt2800_bbp_write(rt2x00dev, 21, 0x00);
774 + rt2800_bbp_write(rt2x00dev, 241, 0x14);
775 + rt2800_bbp_write(rt2x00dev, 242, 0x80);
776 + rt2800_bbp_write(rt2x00dev, 244, 0x31);
778 + rt2800_setbbptonegenerator(rt2x00dev);
781 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
782 + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
785 + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
787 + if (!test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
788 + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000000);
789 + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
792 + rt2800_register_write(rt2x00dev, 0x13b8, 0x00000010);
794 + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
795 + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
798 + rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x3B);
799 + rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x3B);
801 + rt2800_bbp_write(rt2x00dev, 158, 0x03);
802 + rt2800_bbp_write(rt2x00dev, 159, 0x60);
803 + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
804 + rt2800_bbp_write(rt2x00dev, 159, 0x80);
806 + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
807 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
808 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
811 + rt2800_bbp_write(rt2x00dev, 158, 0x01);
812 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
813 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
814 + bbp = bbpr1 & (~0x18);
816 + rt2800_bbp_write(rt2x00dev, 1, bbp);
818 + rt2800_rf_aux_tx0_loopback(rt2x00dev);
819 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
821 + rt2800_bbp_write(rt2x00dev, 158, 0x01);
822 + rt2800_bbp_write(rt2x00dev, 159, 0x01);
823 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
824 + bbp = bbpr1 & (~0x18);
826 + rt2800_bbp_write(rt2x00dev, 1, bbp);
828 + rt2800_rf_aux_tx1_loopback(rt2x00dev);
829 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
832 + rt2800_bbp_write(rt2x00dev, 158, 0x05);
833 + rt2800_bbp_write(rt2x00dev, 159, 0x04);
835 + bbp = (ch_idx == 0) ? 0x28 : 0x46;
836 + rt2800_bbp_write(rt2x00dev, 158, bbp);
837 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
839 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
840 + rt2800_bbp_write(rt2x00dev, 23, 0x06);
841 + rt2800_bbp_write(rt2x00dev, 24, 0x06);
844 + rt2800_bbp_write(rt2x00dev, 23, 0x1F);
845 + rt2800_bbp_write(rt2x00dev, 24, 0x1F);
849 + for (;vga_gain[ch_idx] < 19; vga_gain[ch_idx]=(vga_gain[ch_idx] + count_step)) {
850 + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
851 + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
852 + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
854 + bbp = (ch_idx == 0) ? 0x29 : 0x47;
855 + rt2800_bbp_write(rt2x00dev, 158, bbp);
856 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
857 + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
858 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
859 + p0_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
862 + bbp = (ch_idx == 0) ? 0x29 : 0x47;
863 + rt2800_bbp_write(rt2x00dev, 158, bbp);
864 + rt2800_bbp_write(rt2x00dev, 159, 0x21);
865 + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
866 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
867 + p1_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
870 + rt2x00_dbg(rt2x00dev, "IQ AGC %d %d\n", p0, p1);
872 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
873 + rt2x00_dbg(rt2x00dev, "IQ AGC IDX 10 %d %d\n", p0_idx10, p1_idx10);
874 + if ((p0_idx10 > 7000*7000) || (p1_idx10 > 7000*7000)) {
875 + if (vga_gain[ch_idx]!=0)
876 + vga_gain[ch_idx] = vga_gain[ch_idx]-1;
881 + if ((p0 > 2500*2500) || (p1 > 2500*2500)) {
886 + if (vga_gain[ch_idx] > 18)
887 + vga_gain[ch_idx] = 18;
888 + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
890 + bbp = (ch_idx == 0) ? 0x29 : 0x47;
891 + rt2800_bbp_write(rt2x00dev, 158, bbp);
892 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
894 + rt2800_iq_search(rt2x00dev, ch_idx, ger, per);
897 + rt2800_bbp_write(rt2x00dev, 23, 0x00);
898 + rt2800_bbp_write(rt2x00dev, 24, 0x00);
899 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
901 + rt2800_bbp_write(rt2x00dev, 158, 0x28);
902 + bbp = ger[CHAIN_0] & 0x0F;
903 + rt2800_bbp_write(rt2x00dev, 159, bbp);
905 + rt2800_bbp_write(rt2x00dev, 158, 0x29);
906 + bbp = per[CHAIN_0] & 0x3F;
907 + rt2800_bbp_write(rt2x00dev, 159, bbp);
909 + rt2800_bbp_write(rt2x00dev, 158, 0x46);
910 + bbp = ger[CHAIN_1] & 0x0F;
911 + rt2800_bbp_write(rt2x00dev, 159, bbp);
913 + rt2800_bbp_write(rt2x00dev, 158, 0x47);
914 + bbp = per[CHAIN_1] & 0x3F;
915 + rt2800_bbp_write(rt2x00dev, 159, bbp);
917 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
918 + rt2800_bbp_write(rt2x00dev, 1, bbpr1);
919 + rt2800_bbp_write(rt2x00dev, 241, bbpr241);
920 + rt2800_bbp_write(rt2x00dev, 242, bbpr242);
922 + rt2800_bbp_write(rt2x00dev, 244, 0x00);
924 + rt2800_bbp_write(rt2x00dev, 158, 0x00);
925 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
926 + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
927 + rt2800_bbp_write(rt2x00dev, 159, 0x00);
929 + rt2800_bbp_write(rt2x00dev, 30, bbpr30);
930 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, rfb0r39);
931 + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfb0r42);
933 + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
934 + rt2800_bbp_write(rt2x00dev, 4, bbpr4);
937 + rt2800_bbp_write(rt2x00dev, 21, 0x01);
939 + rt2800_bbp_write(rt2x00dev, 21, 0x00);
941 + rt2800_rf_configrecover(rt2x00dev, rf_store);
943 + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
944 + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
945 + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
946 + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
948 + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
949 + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
950 + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
951 + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
952 + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
954 + rt2x00_info(rt2x00dev, "TX IQ Calibration Done!\n");
959 static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
960 bool set_bw, bool is_ht40)
962 @@ -9691,6 +10628,7 @@ static void rt2800_init_rfcsr_6352(struc
963 rt2800_rxdcoc_calibration(rt2x00dev);
964 rt2800_bw_filter_calibration(rt2x00dev, true);
965 rt2800_bw_filter_calibration(rt2x00dev, false);
966 + rt2800_loft_iq_calibration(rt2x00dev);
967 rt2800_rxiq_calibration(rt2x00dev);
970 --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
971 +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
973 #define WCID_START 33
975 #define STA_IDS_SIZE (WCID_END - WCID_START + 2)
978 +#define RF_ALC_NUM 6
981 +typedef struct rf_reg_pair {
987 /* RT2800 driver data structure */
988 struct rt2800_drv_data {