fix missing bits in ar7.h after r20037
[openwrt/openwrt.git] / target / linux / ar7 / files-2.6.30 / include / asm-mips / ar7 / ar7.h
1 /*
2 * Copyright (C) 2006,2007 Felix Fietkau <nbd@openwrt.org>
3 * Copyright (C) 2006,2007 Eugene Konev <ejka@openwrt.org>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20 #ifndef __AR7_H__
21 #define __AR7_H__
22
23 #include <linux/delay.h>
24 #include <asm/addrspace.h>
25 #include <linux/io.h>
26
27 #define AR7_REGS_BASE 0x08610000
28
29 #define AR7_REGS_MAC0 (AR7_REGS_BASE + 0x0000)
30 #define AR7_REGS_GPIO (AR7_REGS_BASE + 0x0900)
31 /* 0x08610A00 - 0x08610BFF (512 bytes, 128 bytes / clock) */
32 #define AR7_REGS_POWER (AR7_REGS_BASE + 0x0a00)
33 #define AR7_REGS_UART0 (AR7_REGS_BASE + 0x0e00)
34 #define AR7_REGS_USB (AR7_REGS_BASE + 0x1200)
35 #define AR7_REGS_RESET (AR7_REGS_BASE + 0x1600)
36 #define AR7_REGS_VLYNQ0 (AR7_REGS_BASE + 0x1800)
37 #define AR7_REGS_DCL (AR7_REGS_BASE + 0x1a00)
38 #define AR7_REGS_VLYNQ1 (AR7_REGS_BASE + 0x1c00)
39 #define AR7_REGS_MDIO (AR7_REGS_BASE + 0x1e00)
40 #define AR7_REGS_IRQ (AR7_REGS_BASE + 0x2400)
41 #define AR7_REGS_MAC1 (AR7_REGS_BASE + 0x2800)
42
43 #define AR7_REGS_WDT (AR7_REGS_BASE + 0x1f00)
44 #define UR8_REGS_WDT (AR7_REGS_BASE + 0x0b00)
45 #define UR8_REGS_UART1 (AR7_REGS_BASE + 0x0f00)
46
47 #define TITAN_REGS_ESWITCH_BASE (0x08640000)
48 #define TITAN_REGS_MAC0 (TITAN_REGS_ESWITCH_BASE + 0)
49 #define TITAN_REGS_MAC1 (TITAN_REGS_ESWITCH_BASE + 0x0800)
50 #define TITAN_REGS_MDIO (TITAN_REGS_ESWITCH_BASE + 0x02000)
51 #define TITAN_REGS_VLYNQ0 (AR7_REGS_BASE + 0x1c00)
52 #define TITAN_REGS_VLYNQ1 (AR7_REGS_BASE + 0x1300)
53
54 #define AR7_RESET_PEREPHERIAL 0x0
55 #define AR7_RESET_SOFTWARE 0x4
56 #define AR7_RESET_STATUS 0x8
57
58 #define AR7_RESET_BIT_CPMAC_LO 17
59 #define AR7_RESET_BIT_CPMAC_HI 21
60 #define AR7_RESET_BIT_MDIO 22
61 #define AR7_RESET_BIT_EPHY 26
62
63 #define TITAN_RESET_BIT_EPHY1 28
64
65 /* GPIO control registers */
66 #define AR7_GPIO_INPUT 0x0
67 #define AR7_GPIO_OUTPUT 0x4
68 #define AR7_GPIO_DIR 0x8
69 #define AR7_GPIO_ENABLE 0xc
70 #define TITAN_GPIO_INPUT_0 0x0
71 #define TITAN_GPIO_INPUT_1 0x4
72 #define TITAN_GPIO_OUTPUT_0 0x8
73 #define TITAN_GPIO_OUTPUT_1 0xc
74 #define TITAN_GPIO_DIR_0 0x10
75 #define TITAN_GPIO_DIR_1 0x14
76 #define TITAN_GPIO_ENBL_0 0x18
77 #define TITAN_GPIO_ENBL_1 0x1c
78
79 #define AR7_CHIP_7100 0x18
80 #define AR7_CHIP_7200 0x2b
81 #define AR7_CHIP_7300 0x05
82 #define AR7_CHIP_TITAN 0x07
83 #define TITAN_CHIP_1050 0x0f
84 #define TITAN_CHIP_1055 0x0e
85 #define TITAN_CHIP_1056 0x0d
86 #define TITAN_CHIP_1060 0x07
87
88 /* Interrupts */
89 #define AR7_IRQ_UART0 15
90 #define AR7_IRQ_UART1 16
91
92 /* Clocks */
93 #define AR7_AFE_CLOCK 35328000
94 #define AR7_REF_CLOCK 25000000
95 #define AR7_XTAL_CLOCK 24000000
96
97 struct plat_cpmac_data {
98 int reset_bit;
99 int power_bit;
100 u32 phy_mask;
101 char dev_addr[6];
102 };
103
104 struct plat_dsl_data {
105 int reset_bit_dsl;
106 int reset_bit_sar;
107 };
108
109 extern int ar7_cpu_clock, ar7_bus_clock, ar7_dsp_clock;
110
111 static inline int ar7_is_titan(void)
112 {
113 return (readl((void *)KSEG1ADDR(AR7_REGS_GPIO + 0x24)) & 0xffff) ==
114 AR7_CHIP_TITAN;
115 }
116
117 static inline u16 ar7_chip_id(void)
118 {
119 return ar7_is_titan() ? AR7_CHIP_TITAN : (readl((void *)
120 KSEG1ADDR(AR7_REGS_GPIO + 0x14)) & 0xffff);
121 }
122
123 static inline u8 ar7_chip_rev(void)
124 {
125 return (readl((void *)KSEG1ADDR(AR7_REGS_GPIO + (ar7_is_titan() ? 0x24 :
126 0x14))) >> 16) & 0xff;
127 }
128
129 static inline int ar7_cpu_freq(void)
130 {
131 return ar7_cpu_clock;
132 }
133
134 static inline int ar7_bus_freq(void)
135 {
136 return ar7_bus_clock;
137 }
138
139 static inline int ar7_vbus_freq(void)
140 {
141 return ar7_bus_clock / 2;
142 }
143 #define ar7_cpmac_freq ar7_vbus_freq
144
145 static inline int ar7_dsp_freq(void)
146 {
147 return ar7_dsp_clock;
148 }
149
150 static inline int ar7_has_high_cpmac(void)
151 {
152 u16 chip_id = ar7_chip_id();
153 switch (chip_id) {
154 case AR7_CHIP_7100:
155 case AR7_CHIP_7200:
156 return 0;
157 default:
158 return 1;
159 }
160 }
161 #define ar7_has_high_vlynq ar7_has_high_cpmac
162 #define ar7_has_second_uart ar7_has_high_cpmac
163
164 static inline void ar7_device_enable(u32 bit)
165 {
166 void *reset_reg =
167 (void *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PEREPHERIAL);
168 writel(readl(reset_reg) | (1 << bit), reset_reg);
169 mdelay(20);
170 }
171
172 static inline void ar7_device_disable(u32 bit)
173 {
174 void *reset_reg =
175 (void *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PEREPHERIAL);
176 writel(readl(reset_reg) & ~(1 << bit), reset_reg);
177 mdelay(20);
178 }
179
180 static inline void ar7_device_reset(u32 bit)
181 {
182 ar7_device_disable(bit);
183 ar7_device_enable(bit);
184 }
185
186 static inline void ar7_device_on(u32 bit)
187 {
188 void *power_reg = (void *)KSEG1ADDR(AR7_REGS_POWER);
189 writel(readl(power_reg) | (1 << bit), power_reg);
190 mdelay(20);
191 }
192
193 static inline void ar7_device_off(u32 bit)
194 {
195 void *power_reg = (void *)KSEG1ADDR(AR7_REGS_POWER);
196 writel(readl(power_reg) & ~(1 << bit), power_reg);
197 mdelay(20);
198 }
199
200 #endif /* __AR7_H__ */