lantiq: dts: assign the STP pins to the STP GPIO controller node
[openwrt/openwrt.git] / target / linux / lantiq / files / arch / mips / boot / dts / ar9.dtsi
1 #include <dt-bindings/gpio/gpio.h>
2
3 / {
4 #address-cells = <1>;
5 #size-cells = <1>;
6 compatible = "lantiq,xway", "lantiq,ar9";
7
8 aliases {
9 serial0 = &asc1;
10 };
11
12 chosen {
13 stdout-path = "serial0:115200n8";
14 };
15
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19
20 cpu@0 {
21 compatible = "mips,mips34K";
22 reg = <0>;
23 };
24 };
25
26 reboot {
27 compatible = "syscon-reboot";
28
29 regmap = <&rcu0>;
30 offset = <0x10>;
31 mask = <0x40000000>;
32 };
33
34 biu@1f800000 {
35 #address-cells = <1>;
36 #size-cells = <1>;
37 compatible = "lantiq,biu", "simple-bus";
38 reg = <0x1f800000 0x800000>;
39 ranges = <0x0 0x1f800000 0x7fffff>;
40
41 icu0: icu@80200 {
42 #interrupt-cells = <1>;
43 interrupt-controller;
44 compatible = "lantiq,icu";
45 reg = <0x80200 0x28
46 0x80228 0x28
47 0x80250 0x28
48 0x80278 0x28
49 0x802a0 0x28>;
50 };
51
52 watchdog@803f0 {
53 compatible = "lantiq,xrx100-wdt", "lantiq,xrx100-wdt";
54 reg = <0x803f0 0x10>;
55
56 regmap = <&rcu0>;
57 };
58 };
59
60 sram@1f000000 {
61 #address-cells = <1>;
62 #size-cells = <1>;
63 compatible = "lantiq,sram", "simple-bus";
64 reg = <0x1f000000 0x800000>;
65 ranges = <0x0 0x1f000000 0x7fffff>;
66
67 eiu0: eiu@101000 {
68 #interrupt-cells = <1>;
69 interrupt-controller;
70 compatible = "lantiq,eiu-xway";
71 reg = <0x101000 0x1000>;
72 interrupt-parent = <&icu0>;
73 lantiq,eiu-irqs = <166 135 66 40 41 42>;
74 };
75
76 pmu0: pmu@102000 {
77 compatible = "lantiq,pmu-xway";
78 reg = <0x102000 0x1000>;
79 };
80
81 cgu0: cgu@103000 {
82 compatible = "lantiq,cgu-xway";
83 reg = <0x103000 0x1000>;
84 #clock-cells = <1>;
85 };
86
87 rcu0: rcu@203000 {
88 #address-cells = <1>;
89 #size-cells = <1>;
90 compatible = "lantiq,xrx100-rcu", "simple-mfd", "syscon";
91 reg = <0x203000 0x1000>;
92 ranges = <0x0 0x203000 0x100>;
93 big-endian;
94
95 reset: reset-controller@10 {
96 compatible = "lantiq,xrx100-reset", "lantiq,danube-reset";
97 reg = <0x10 4>, <0x14 4>;
98
99 #reset-cells = <2>;
100 };
101
102 usb_phy0: usb2-phy@18 {
103 compatible = "lantiq,xrx100-usb2-phy";
104 reg = <0x18 4>;
105 status = "disabled";
106
107 resets = <&reset 4 4>;
108 reset-names = "ctrl";
109 #phy-cells = <0>;
110 };
111
112 usb_phy1: usb2-phy@34 {
113 compatible = "lantiq,xrx100-usb2-phy";
114 reg = <0x34 4>;
115 status = "disabled";
116
117 resets = <&reset 28 28>;
118 reset-names = "ctrl";
119 #phy-cells = <0>;
120 };
121 };
122 };
123
124 fpi@10000000 {
125 #address-cells = <1>;
126 #size-cells = <1>;
127 compatible = "lantiq,fpi", "simple-bus";
128 ranges = <0x0 0x10000000 0xeefffff>;
129 reg = <0x10000000 0xef00000>;
130
131 localbus: localbus@0 {
132 #address-cells = <2>;
133 #size-cells = <1>;
134 ranges = <0 0 0x0 0x3ffffff /* addrsel0 */
135 1 0 0x4000000 0x4000010>; /* addsel1 */
136 compatible = "lantiq,localbus", "simple-bus";
137 };
138
139 gptu@e100a00 {
140 compatible = "lantiq,gptu-xway";
141 reg = <0xe100a00 0x100>;
142 interrupt-parent = <&icu0>;
143 interrupts = <126 127 128 129 130 131>;
144 };
145
146 asc0: serial@e100400 {
147 compatible = "lantiq,asc";
148 reg = <0xe100400 0x400>;
149 interrupt-parent = <&icu0>;
150 interrupts = <104 105 106>;
151 status = "disabled";
152 };
153
154 spi: spi@e100800 {
155 compatible = "lantiq,xrx100-spi";
156 reg = <0xe100800 0x100>;
157 interrupt-parent = <&icu0>;
158 interrupts = <22 23 24>;
159 interrupt-names = "spi_rx", "spi_tx", "spi_err",
160 "spi_frm";
161 #address-cells = <1>;
162 #size-cells = <0>;
163 pinctrl-names = "default";
164 pinctrl-0 = <&spi_pins>, <&spi_cs4_pins>;
165 status = "disabled";
166 };
167
168 gpio: pinmux@e100b10 {
169 compatible = "lantiq,xrx100-pinctrl";
170 #gpio-cells = <2>;
171 gpio-controller;
172 reg = <0xe100b10 0xa0>;
173
174 mdio_pins: mdio {
175 mux {
176 lantiq,groups = "mdio";
177 lantiq,function = "mdio";
178 };
179 };
180
181 nand_pins: nand {
182 mux-0 {
183 lantiq,groups = "nand cle", "nand ale",
184 "nand rd";
185 lantiq,function = "ebu";
186 lantiq,output = <1>;
187 lantiq,open-drain = <0>;
188 lantiq,pull = <0>;
189 };
190 mux-1 {
191 lantiq,groups = "nand rdy";
192 lantiq,function = "ebu";
193 lantiq,output = <0>;
194 lantiq,pull = <2>;
195 };
196 };
197
198 nand_cs1_pins: nand-cs1 {
199 mux {
200 lantiq,groups = "nand cs1";
201 lantiq,function = "ebu";
202 lantiq,open-drain = <0>;
203 lantiq,pull = <0>;
204 };
205 };
206
207 spi_pins: spi {
208 mux-0 {
209 lantiq,groups = "spi_di";
210 lantiq,function = "spi";
211 };
212 mux-1 {
213 lantiq,groups = "spi_do", "spi_clk";
214 lantiq,function = "spi";
215 lantiq,output = <1>;
216 };
217 };
218
219 spi_cs4_pins: spi-cs4 {
220 mux {
221 lantiq,groups = "spi_cs4";
222 lantiq,function = "spi";
223 lantiq,output = <1>;
224 };
225 };
226
227 stp_pins: stp {
228 lantiq,groups = "stp";
229 lantiq,function = "stp";
230 lantiq,pull = <0>;
231 lantiq,open-drain = <0>;
232 lantiq,output = <1>;
233 };
234 };
235
236 stp: stp@e100bb0 {
237 #gpio-cells = <2>;
238 compatible = "lantiq,gpio-stp-xway";
239 gpio-controller;
240 reg = <0xe100bb0 0x40>;
241
242 pinctrl-0 = <&stp_pins>;
243 pinctrl-names = "default";
244
245 status = "disabled";
246 };
247
248 asc1: serial@e100c00 {
249 compatible = "lantiq,asc";
250 reg = <0xe100c00 0x400>;
251 interrupt-parent = <&icu0>;
252 interrupts = <112 113 114>;
253 };
254
255 usb0: usb@e101000 {
256 compatible = "lantiq,arx100-usb";
257 reg = <0xe101000 0x1000
258 0xe120000 0x3f000>;
259 interrupt-parent = <&icu0>;
260 interrupts = <62 91>;
261 dr_mode = "host";
262 phys = <&usb_phy0>;
263 phy-names = "usb2-phy";
264 status = "disabled";
265 };
266
267 usb1: usb@e106000 {
268 compatible = "lantiq,arx100-usb";
269 reg = <0xe106000 0x1000
270 0xe1e0000 0x3f000>;
271 interrupt-parent = <&icu0>;
272 interrupts = <91>;
273 dr_mode = "host";
274 phys = <&usb_phy1>;
275 phy-names = "usb2-phy";
276 status = "disabled";
277 };
278
279 deu@e103100 {
280 compatible = "lantiq,deu-arx100";
281 reg = <0xe103100 0xf00>;
282 };
283
284 dma0: dma@e104100 {
285 compatible = "lantiq,dma-xway";
286 reg = <0xe104100 0x800>;
287 };
288
289 ebu0: ebu@e105300 {
290 compatible = "lantiq,ebu-xway";
291 reg = <0xe105300 0x100>;
292 };
293
294 mei@e116000 {
295 compatible = "lantiq,mei-xway";
296 reg = <0xe116000 0x9c>;
297 interrupt-parent = <&icu0>;
298 interrupts = <63>;
299 };
300
301 gsw: etop@e180000 {
302 compatible = "lantiq,etop-xway";
303 reg = <0xe180000 0x40000
304 0xe108000 0x200>;
305 interrupt-parent = <&icu0>;
306 interrupts = <73 72>;
307 mac-address = [ 00 11 22 33 44 55 ];
308 pinctrl-0 = <&mdio_pins>;
309 pinctrl-names = "default";
310 };
311
312 ppe@e234000 {
313 compatible = "lantiq,ppe-arx100";
314 reg = <0xe234000 0x3ffd>;
315 interrupt-parent = <&icu0>;
316 interrupts = <96>;
317 };
318
319 pci0: pci@e105400 {
320 status = "disabled";
321 #address-cells = <3>;
322 #size-cells = <2>;
323 #interrupt-cells = <1>;
324 compatible = "lantiq,pci-xway";
325 bus-range = <0x0 0x0>;
326 ranges = <0x2000000 0 0x8000000 0x8000000 0 0x2000000 /* pci memory */
327 0x1000000 0 0x00000000 0xae00000 0 0x200000>; /* io space */
328 reg = <0x7000000 0x8000 /* config space */
329 0xe105400 0x400>; /* pci bridge */
330 lantiq,bus-clock = <33333333>;
331 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
332 interrupt-map = <0x7000 0 0 1 &icu0 30 1>;
333 req-mask = <0x1>;
334 };
335 };
336
337 adsl {
338 compatible = "lantiq,adsl-arx100";
339 };
340 };