ar71xx: build ALFA AP96 images with default profile as well
[openwrt/staging/wigyori.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
8 * Parts of this file are based on Atheros 2.6.15 BSP
9 * Parts of this file are based on Atheros 2.6.31 BSP
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published
13 * by the Free Software Foundation.
14 */
15
16 #ifndef __ASM_MACH_AR71XX_H
17 #define __ASM_MACH_AR71XX_H
18
19 #include <linux/types.h>
20 #include <linux/init.h>
21 #include <linux/io.h>
22 #include <linux/bitops.h>
23
24 #ifndef __ASSEMBLER__
25
26 #define AR71XX_PCI_MEM_BASE 0x10000000
27 #define AR71XX_PCI_MEM_SIZE 0x08000000
28 #define AR71XX_APB_BASE 0x18000000
29 #define AR71XX_GE0_BASE 0x19000000
30 #define AR71XX_GE0_SIZE 0x01000000
31 #define AR71XX_GE1_BASE 0x1a000000
32 #define AR71XX_GE1_SIZE 0x01000000
33 #define AR71XX_EHCI_BASE 0x1b000000
34 #define AR71XX_EHCI_SIZE 0x01000000
35 #define AR71XX_OHCI_BASE 0x1c000000
36 #define AR71XX_OHCI_SIZE 0x01000000
37 #define AR7240_OHCI_BASE 0x1b000000
38 #define AR7240_OHCI_SIZE 0x01000000
39 #define AR71XX_SPI_BASE 0x1f000000
40 #define AR71XX_SPI_SIZE 0x01000000
41
42 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
43 #define AR71XX_DDR_CTRL_SIZE 0x10000
44 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
45 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
46 #define AR71XX_UART_SIZE 0x10000
47 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
48 #define AR71XX_USB_CTRL_SIZE 0x10000
49 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
50 #define AR71XX_GPIO_SIZE 0x10000
51 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
52 #define AR71XX_PLL_SIZE 0x10000
53 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
54 #define AR71XX_RESET_SIZE 0x10000
55 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
56 #define AR71XX_MII_SIZE 0x10000
57 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
58 #define AR71XX_SLIC_SIZE 0x10000
59 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
60 #define AR71XX_DMA_SIZE 0x10000
61 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
62 #define AR71XX_STEREO_SIZE 0x10000
63
64 #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000C0000)
65 #define AR724X_PCI_CRP_SIZE 0x100
66
67 #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000F0000)
68 #define AR724X_PCI_CTRL_SIZE 0x100
69
70 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
71 #define AR91XX_WMAC_SIZE 0x30000
72
73 #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
74 #define AR933X_UART_SIZE 0x14
75 #define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
76 #define AR933X_GMAC_SIZE 0x04
77 #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
78 #define AR933X_WMAC_SIZE 0x20000
79
80 #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
81 #define AR934X_WMAC_SIZE 0x20000
82 #define AR934X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
83 #define AR934X_GMAC_SIZE 0x14
84
85 #define AR71XX_MEM_SIZE_MIN 0x0200000
86 #define AR71XX_MEM_SIZE_MAX 0x10000000
87
88 #define AR71XX_CPU_IRQ_BASE 0
89 #define AR71XX_MISC_IRQ_BASE 8
90 #define AR71XX_MISC_IRQ_COUNT 32
91 #define AR71XX_GPIO_IRQ_BASE 40
92 #define AR71XX_GPIO_IRQ_COUNT 32
93 #define AR71XX_PCI_IRQ_BASE 72
94 #define AR71XX_PCI_IRQ_COUNT 6
95 #define AR934X_IP2_IRQ_BASE 78
96 #define AR934X_IP2_IRQ_COUNT 2
97
98 #define AR71XX_CPU_IRQ_IP2 (AR71XX_CPU_IRQ_BASE + 2)
99 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
100 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
101 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
102 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
103 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
104
105 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
106 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
107 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
108 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
109 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
110 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
111 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
112 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
113 #define AR71XX_MISC_IRQ_TIMER2 (AR71XX_MISC_IRQ_BASE + 8)
114 #define AR71XX_MISC_IRQ_TIMER3 (AR71XX_MISC_IRQ_BASE + 9)
115 #define AR71XX_MISC_IRQ_TIMER4 (AR71XX_MISC_IRQ_BASE + 10)
116 #define AR71XX_MISC_IRQ_DDR_PERF (AR71XX_MISC_IRQ_BASE + 11)
117 #define AR71XX_MISC_IRQ_ENET_LINK (AR71XX_MISC_IRQ_BASE + 12)
118
119 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
120
121 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
122 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
123 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
124 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 4)
125
126 #define AR934X_IP2_IRQ_WMAC (AR934X_IP2_IRQ_BASE + 0)
127 #define AR934X_IP2_IRQ_PCIE (AR934X_IP2_IRQ_BASE + 1)
128
129 extern u32 ar71xx_ahb_freq;
130 extern u32 ar71xx_cpu_freq;
131 extern u32 ar71xx_ddr_freq;
132 extern u32 ar71xx_ref_freq;
133
134 enum ar71xx_soc_type {
135 AR71XX_SOC_UNKNOWN,
136 AR71XX_SOC_AR7130,
137 AR71XX_SOC_AR7141,
138 AR71XX_SOC_AR7161,
139 AR71XX_SOC_AR7240,
140 AR71XX_SOC_AR7241,
141 AR71XX_SOC_AR7242,
142 AR71XX_SOC_AR9130,
143 AR71XX_SOC_AR9132,
144 AR71XX_SOC_AR9330,
145 AR71XX_SOC_AR9331,
146 AR71XX_SOC_AR9341,
147 AR71XX_SOC_AR9342,
148 AR71XX_SOC_AR9344,
149 };
150 extern u32 ar71xx_soc_rev;
151
152 extern enum ar71xx_soc_type ar71xx_soc;
153
154 /*
155 * PLL block
156 */
157 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
158 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
159 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
160 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
161
162 #define AR71XX_PLL_DIV_SHIFT 3
163 #define AR71XX_PLL_DIV_MASK 0x1f
164 #define AR71XX_CPU_DIV_SHIFT 16
165 #define AR71XX_CPU_DIV_MASK 0x3
166 #define AR71XX_DDR_DIV_SHIFT 18
167 #define AR71XX_DDR_DIV_MASK 0x3
168 #define AR71XX_AHB_DIV_SHIFT 20
169 #define AR71XX_AHB_DIV_MASK 0x7
170
171 #define AR71XX_ETH0_PLL_SHIFT 17
172 #define AR71XX_ETH1_PLL_SHIFT 19
173
174 #define AR724X_PLL_REG_CPU_CONFIG 0x00
175 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
176
177 #define AR724X_PLL_DIV_SHIFT 0
178 #define AR724X_PLL_DIV_MASK 0x3ff
179 #define AR724X_PLL_REF_DIV_SHIFT 10
180 #define AR724X_PLL_REF_DIV_MASK 0xf
181 #define AR724X_AHB_DIV_SHIFT 19
182 #define AR724X_AHB_DIV_MASK 0x1
183 #define AR724X_DDR_DIV_SHIFT 22
184 #define AR724X_DDR_DIV_MASK 0x3
185
186 #define AR7242_PLL_REG_ETH0_INT_CLOCK 0x2c
187
188 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
189 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
190 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
191 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
192
193 #define AR91XX_PLL_DIV_SHIFT 0
194 #define AR91XX_PLL_DIV_MASK 0x3ff
195 #define AR91XX_DDR_DIV_SHIFT 22
196 #define AR91XX_DDR_DIV_MASK 0x3
197 #define AR91XX_AHB_DIV_SHIFT 19
198 #define AR91XX_AHB_DIV_MASK 0x1
199
200 #define AR91XX_ETH0_PLL_SHIFT 20
201 #define AR91XX_ETH1_PLL_SHIFT 22
202
203 #define AR933X_PLL_CPU_CONFIG_REG 0x00
204 #define AR933X_PLL_CLOCK_CTRL_REG 0x08
205
206 #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10
207 #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f
208 #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16
209 #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
210 #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23
211 #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
212
213 #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2)
214 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5
215 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3
216 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10
217 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3
218 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15
219 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7
220
221 #define AR934X_PLL_REG_CPU_CONFIG 0x00
222 #define AR934X_PLL_REG_DDR_CONFIG 0x04
223 #define AR934X_PLL_REG_DDR_CTRL_CLOCK 0x8
224
225 #define AR934X_CPU_PLL_CFG_OUTDIV_MSB 21
226 #define AR934X_CPU_PLL_CFG_OUTDIV_LSB 19
227 #define AR934X_CPU_PLL_CFG_OUTDIV_MASK 0x00380000
228
229 #define AR934X_CPU_PLL_CFG_OUTDIV_GET(x) \
230 (((x) & AR934X_CPU_PLL_CFG_OUTDIV_MASK) >> \
231 AR934X_CPU_PLL_CFG_OUTDIV_LSB)
232
233 #define AR934X_DDR_PLL_CFG_OUTDIV_MSB 25
234 #define AR934X_DDR_PLL_CFG_OUTDIV_LSB 23
235 #define AR934X_DDR_PLL_CFG_OUTDIV_MASK 0x03800000
236
237 #define AR934X_DDR_PLL_CFG_OUTDIV_GET(x) \
238 (((x) & AR934X_DDR_PLL_CFG_OUTDIV_MASK) >> \
239 AR934X_DDR_PLL_CFG_OUTDIV_LSB)
240
241 #define AR934X_DDR_PLL_CFG_OUTDIV_SET(x) \
242 (((x) << AR934X_DDR_PLL_CFG_OUTDIV_LSB) & \
243 AR934X_DDR_PLL_CFG_OUTDIV_MASK)
244
245 #define AR934X_CPU_PLL_CFG_REFDIV_MSB 16
246 #define AR934X_CPU_PLL_CFG_REFDIV_LSB 12
247 #define AR934X_CPU_PLL_CFG_REFDIV_MASK 0x0001f000
248
249 #define AR934X_CPU_PLL_CFG_REFDIV_GET(x) \
250 (((x) & AR934X_CPU_PLL_CFG_REFDIV_MASK) >> \
251 AR934X_CPU_PLL_CFG_REFDIV_LSB)
252
253 #define AR934X_CPU_PLL_CFG_REFDIV_SET(x) \
254 (((x) << AR934X_CPU_PLL_CFG_REFDIV_LSB) & \
255 AR934X_CPU_PLL_CFG_REFDIV_MASK)
256
257 #define AR934X_CPU_PLL_CFG_REFDIV_RESET 2
258
259 #define AR934X_CPU_PLL_CFG_NINT_MSB 11
260 #define AR934X_CPU_PLL_CFG_NINT_LSB 6
261 #define AR934X_CPU_PLL_CFG_NINT_MASK 0x00000fc0
262
263 #define AR934X_CPU_PLL_CFG_NINT_GET(x) \
264 (((x) & AR934X_CPU_PLL_CFG_NINT_MASK) >> \
265 AR934X_CPU_PLL_CFG_NINT_LSB)
266
267 #define AR934X_CPU_PLL_CFG_NINT_SET(x) \
268 (((x) << AR934X_CPU_PLL_CFG_NINT_LSB) & \
269 AR934X_CPU_PLL_CFG_NINT_MASK)
270
271 #define AR934X_CPU_PLL_CFG_NINT_RESET 20
272
273 #define AR934X_CPU_PLL_CFG_NFRAC_MSB 5
274 #define AR934X_CPU_PLL_CFG_NFRAC_LSB 0
275 #define AR934X_CPU_PLL_CFG_NFRAC_MASK 0x0000003f
276
277 #define AR934X_CPU_PLL_CFG_NFRAC_GET(x) \
278 (((x) & AR934X_CPU_PLL_CFG_NFRAC_MASK) >> \
279 AR934X_CPU_PLL_CFG_NFRAC_LSB)
280
281 #define AR934X_CPU_PLL_CFG_NFRAC_SET(x) \
282 (((x) << AR934X_CPU_PLL_CFG_NFRAC_LSB) & \
283 AR934X_CPU_PLL_CFG_NFRAC_MASK)
284
285 #define AR934X_DDR_PLL_CFG_REFDIV_MSB 20
286 #define AR934X_DDR_PLL_CFG_REFDIV_LSB 16
287 #define AR934X_DDR_PLL_CFG_REFDIV_MASK 0x001f0000
288
289 #define AR934X_DDR_PLL_CFG_REFDIV_GET(x) \
290 (((x) & AR934X_DDR_PLL_CFG_REFDIV_MASK) >> \
291 AR934X_DDR_PLL_CFG_REFDIV_LSB)
292
293 #define AR934X_DDR_PLL_CFG_REFDIV_SET(x) \
294 (((x) << AR934X_DDR_PLL_CFG_REFDIV_LSB) & \
295 AR934X_DDR_PLL_CFG_REFDIV_MASK)
296
297 #define AR934X_DDR_PLL_CFG_REFDIV_RESET 2
298
299 #define AR934X_DDR_PLL_CFG_NINT_MSB 15
300 #define AR934X_DDR_PLL_CFG_NINT_LSB 10
301 #define AR934X_DDR_PLL_CFG_NINT_MASK 0x0000fc00
302
303 #define AR934X_DDR_PLL_CFG_NINT_GET(x) \
304 (((x) & AR934X_DDR_PLL_CFG_NINT_MASK) >> \
305 AR934X_DDR_PLL_CFG_NINT_LSB)
306
307 #define AR934X_DDR_PLL_CFG_NINT_SET(x) \
308 (((x) << AR934X_DDR_PLL_CFG_NINT_LSB) & \
309 AR934X_DDR_PLL_CFG_NINT_MASK)
310
311 #define AR934X_DDR_PLL_CFG_NINT_RESET 20
312
313 #define AR934X_DDR_PLL_CFG_NFRAC_MSB 9
314 #define AR934X_DDR_PLL_CFG_NFRAC_LSB 0
315 #define AR934X_DDR_PLL_CFG_NFRAC_MASK 0x000003ff
316
317 #define AR934X_DDR_PLL_CFG_NFRAC_GET(x) \
318 (((x) & AR934X_DDR_PLL_CFG_NFRAC_MASK) >> \
319 AR934X_DDR_PLL_CFG_NFRAC_LSB)
320
321 #define AR934X_DDR_PLL_CFG_NFRAC_SET(x) \
322 (((x) << AR934X_DDR_PLL_CFG_NFRAC_LSB) & \
323 AR934X_DDR_PLL_CFG_NFRAC_MASK)
324
325 #define AR934X_DDR_PLL_CFG_NFRAC_RESET 512
326
327 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MSB 19
328 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB 15
329 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x000f8000
330
331 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_GET(x) \
332 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK) >> \
333 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB)
334
335 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SET(x) \
336 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB) & \
337 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK)
338
339 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_RESET 0
340
341 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MSB 14
342 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB 10
343 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x00007c00
344
345 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_GET(x) \
346 (((x) & AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK) >> \
347 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB)
348
349 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SET(x) \
350 (((x) << AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB) & \
351 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK)
352
353 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_RESET 0
354
355 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MSB 9
356 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB 5
357 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x000003e0
358
359 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_GET(x) \
360 (((x) & AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK) >> \
361 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB)
362
363 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SET(x) \
364 (((x) << AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB) & \
365 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK)
366
367 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_RESET 0
368
369 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MSB 24
370 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB 24
371 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK 0x01000000
372
373 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_GET(x) \
374 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK) >> \
375 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB)
376
377 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_SET(x) \
378 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB) & \
379 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK)
380
381 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_RESET 1
382
383 #define AR934X_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
384 #define AR934X_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
385 #define AR934X_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
386 #define AR934X_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
387 #define AR934X_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
388 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
389
390 extern void __iomem *ar71xx_pll_base;
391
392 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
393 {
394 __raw_writel(val, ar71xx_pll_base + reg);
395 }
396
397 static inline u32 ar71xx_pll_rr(unsigned reg)
398 {
399 return __raw_readl(ar71xx_pll_base + reg);
400 }
401
402 /*
403 * USB_CONFIG block
404 */
405 #define USB_CTRL_REG_FLADJ 0x00
406 #define USB_CTRL_REG_CONFIG 0x04
407
408 extern void __iomem *ar71xx_usb_ctrl_base;
409
410 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
411 {
412 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
413 }
414
415 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
416 {
417 return __raw_readl(ar71xx_usb_ctrl_base + reg);
418 }
419
420 /*
421 * GPIO block
422 */
423 #define AR71XX_GPIO_REG_OE 0x00
424 #define AR71XX_GPIO_REG_IN 0x04
425 #define AR71XX_GPIO_REG_OUT 0x08
426 #define AR71XX_GPIO_REG_SET 0x0c
427 #define AR71XX_GPIO_REG_CLEAR 0x10
428 #define AR71XX_GPIO_REG_INT_MODE 0x14
429 #define AR71XX_GPIO_REG_INT_TYPE 0x18
430 #define AR71XX_GPIO_REG_INT_POLARITY 0x1c
431 #define AR71XX_GPIO_REG_INT_PENDING 0x20
432 #define AR71XX_GPIO_REG_INT_ENABLE 0x24
433 #define AR71XX_GPIO_REG_FUNC 0x28
434
435 #define AR934X_GPIO_REG_OUT_FUNC0 0x2c
436 #define AR934X_GPIO_REG_OUT_FUNC1 0x30
437 #define AR934X_GPIO_REG_OUT_FUNC2 0x34
438 #define AR934X_GPIO_REG_OUT_FUNC3 0x38
439 #define AR934X_GPIO_REG_OUT_FUNC4 0x3c
440 #define AR934X_GPIO_REG_OUT_FUNC5 0x40
441 #define AR934X_GPIO_REG_FUNC 0x6c
442
443 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
444 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
445 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
446 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
447 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
448 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
449 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
450
451 #define AR71XX_GPIO_COUNT 16
452
453 #define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
454 #define AR724X_GPIO_FUNC_SPI_EN BIT(18)
455 #define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
456 #define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
457 #define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
458 #define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
459 #define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
460 #define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
461 #define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
462 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
463 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
464 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
465 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
466 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
467 #define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
468 #define AR724X_GPIO_FUNC_UART_EN BIT(1)
469 #define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
470
471 #define AR7240_GPIO_COUNT 18
472 #define AR7241_GPIO_COUNT 20
473
474 #define AR91XX_GPIO_FUNC_WMAC_LED_EN BIT(22)
475 #define AR91XX_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
476 #define AR91XX_GPIO_FUNC_I2S_REFCLKEN BIT(20)
477 #define AR91XX_GPIO_FUNC_I2S_MCKEN BIT(19)
478 #define AR91XX_GPIO_FUNC_I2S1_EN BIT(18)
479 #define AR91XX_GPIO_FUNC_I2S0_EN BIT(17)
480 #define AR91XX_GPIO_FUNC_SLIC_EN BIT(16)
481 #define AR91XX_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
482 #define AR91XX_GPIO_FUNC_UART_EN BIT(8)
483 #define AR91XX_GPIO_FUNC_USB_CLK_EN BIT(4)
484
485 #define AR91XX_GPIO_COUNT 22
486
487 #define AR933X_GPIO_FUNC_SPDIF2TCK BIT(31)
488 #define AR933X_GPIO_FUNC_SPDIF_EN BIT(30)
489 #define AR933X_GPIO_FUNC_I2SO_22_18_EN BIT(29)
490 #define AR933X_GPIO_FUNC_I2S_MCK_EN BIT(27)
491 #define AR933X_GPIO_FUNC_I2SO_EN BIT(26)
492 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_DUPL BIT(25)
493 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_COLL BIT(24)
494 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_ACT BIT(23)
495 #define AR933X_GPIO_FUNC_SPI_EN BIT(18)
496 #define AR933X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
497 #define AR933X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
498 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
499 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
500 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
501 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
502 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
503 #define AR933X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
504 #define AR933X_GPIO_FUNC_UART_EN BIT(1)
505 #define AR933X_GPIO_FUNC_JTAG_DISABLE BIT(0)
506
507 #define AR933X_GPIO_COUNT 30
508
509 #define AR934X_GPIO_FUNC_SPI_CS_1_EN BIT(14)
510 #define AR934X_GPIO_FUNC_SPI_CS_0_EN BIT(13)
511
512 #define AR934X_GPIO_COUNT 23
513 #define AR934X_GPIO_FUNC_DDR_DQOE_EN BIT(17)
514
515 #define AR934X_GPIO_OUT_GPIO 0x00
516
517 extern void __iomem *ar71xx_gpio_base;
518
519 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
520 {
521 __raw_writel(value, ar71xx_gpio_base + reg);
522 }
523
524 static inline u32 ar71xx_gpio_rr(unsigned reg)
525 {
526 return __raw_readl(ar71xx_gpio_base + reg);
527 }
528
529 void ar71xx_gpio_init(void) __init;
530 void ar71xx_gpio_function_enable(u32 mask);
531 void ar71xx_gpio_function_disable(u32 mask);
532 void ar71xx_gpio_function_setup(u32 set, u32 clear);
533 void ar71xx_gpio_output_select(unsigned gpio, u8 val);
534
535 /*
536 * DDR_CTRL block
537 */
538 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
539 #define AR71XX_DDR_REG_PCI_WIN1 0x80
540 #define AR71XX_DDR_REG_PCI_WIN2 0x84
541 #define AR71XX_DDR_REG_PCI_WIN3 0x88
542 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
543 #define AR71XX_DDR_REG_PCI_WIN5 0x90
544 #define AR71XX_DDR_REG_PCI_WIN6 0x94
545 #define AR71XX_DDR_REG_PCI_WIN7 0x98
546 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
547 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
548 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
549 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
550
551 #define AR724X_DDR_REG_FLUSH_GE0 0x7c
552 #define AR724X_DDR_REG_FLUSH_GE1 0x80
553 #define AR724X_DDR_REG_FLUSH_USB 0x84
554 #define AR724X_DDR_REG_FLUSH_PCIE 0x88
555
556 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
557 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
558 #define AR91XX_DDR_REG_FLUSH_USB 0x84
559 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
560
561 #define AR933X_DDR_REG_FLUSH_GE0 0x7c
562 #define AR933X_DDR_REG_FLUSH_GE1 0x80
563 #define AR933X_DDR_REG_FLUSH_USB 0x84
564 #define AR933X_DDR_REG_FLUSH_WMAC 0x88
565
566 #define AR934X_DDR_REG_FLUSH_GE0 0x9c
567 #define AR934X_DDR_REG_FLUSH_GE1 0xa0
568 #define AR934X_DDR_REG_FLUSH_USB 0xa4
569 #define AR934X_DDR_REG_FLUSH_PCIE 0xa8
570 #define AR934X_DDR_REG_FLUSH_WMAC 0xac
571
572
573 #define PCI_WIN0_OFFS 0x10000000
574 #define PCI_WIN1_OFFS 0x11000000
575 #define PCI_WIN2_OFFS 0x12000000
576 #define PCI_WIN3_OFFS 0x13000000
577 #define PCI_WIN4_OFFS 0x14000000
578 #define PCI_WIN5_OFFS 0x15000000
579 #define PCI_WIN6_OFFS 0x16000000
580 #define PCI_WIN7_OFFS 0x07000000
581
582 extern void __iomem *ar71xx_ddr_base;
583
584 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
585 {
586 __raw_writel(val, ar71xx_ddr_base + reg);
587 }
588
589 static inline u32 ar71xx_ddr_rr(unsigned reg)
590 {
591 return __raw_readl(ar71xx_ddr_base + reg);
592 }
593
594 void ar71xx_ddr_flush(u32 reg);
595
596 /*
597 * PCI block
598 */
599 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
600 #define AR71XX_PCI_CFG_SIZE 0x100
601
602 #define PCI_REG_CRP_AD_CBE 0x00
603 #define PCI_REG_CRP_WRDATA 0x04
604 #define PCI_REG_CRP_RDDATA 0x08
605 #define PCI_REG_CFG_AD 0x0c
606 #define PCI_REG_CFG_CBE 0x10
607 #define PCI_REG_CFG_WRDATA 0x14
608 #define PCI_REG_CFG_RDDATA 0x18
609 #define PCI_REG_PCI_ERR 0x1c
610 #define PCI_REG_PCI_ERR_ADDR 0x20
611 #define PCI_REG_AHB_ERR 0x24
612 #define PCI_REG_AHB_ERR_ADDR 0x28
613
614 #define PCI_CRP_CMD_WRITE 0x00010000
615 #define PCI_CRP_CMD_READ 0x00000000
616 #define PCI_CFG_CMD_READ 0x0000000a
617 #define PCI_CFG_CMD_WRITE 0x0000000b
618
619 #define PCI_IDSEL_ADL_START 17
620
621 #define AR724X_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + 0x4000000)
622 #define AR724X_PCI_CFG_SIZE 0x1000
623
624 #define AR724X_PCI_REG_APP 0x00
625 #define AR724X_PCI_REG_RESET 0x18
626 #define AR724X_PCI_REG_INT_STATUS 0x4c
627 #define AR724X_PCI_REG_INT_MASK 0x50
628
629 #define AR724X_PCI_APP_LTSSM_ENABLE BIT(0)
630 #define AR724X_PCI_RESET_LINK_UP BIT(0)
631
632 #define AR724X_PCI_INT_DEV0 BIT(14)
633
634 /*
635 * RESET block
636 */
637 #define AR71XX_RESET_REG_TIMER 0x00
638 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
639 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
640 #define AR71XX_RESET_REG_WDOG 0x0c
641 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
642 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
643 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
644 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
645 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
646 #define AR71XX_RESET_REG_RESET_MODULE 0x24
647 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
648 #define AR71XX_RESET_REG_PERFC0 0x30
649 #define AR71XX_RESET_REG_PERFC1 0x34
650 #define AR71XX_RESET_REG_REV_ID 0x90
651
652 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
653 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
654 #define AR91XX_RESET_REG_PERF_CTRL 0x20
655 #define AR91XX_RESET_REG_PERFC0 0x24
656 #define AR91XX_RESET_REG_PERFC1 0x28
657
658 #define AR724X_RESET_REG_RESET_MODULE 0x1c
659
660 #define AR933X_RESET_REG_RESET_MODULE 0x1c
661 #define AR933X_RESET_REG_BOOTSTRAP 0xac
662 #define AR933X_BOOTSTRAP_MDIO_GPIO_EN BIT(18)
663 #define AR933X_BOOTSTRAP_EEPBUSY BIT(4)
664 #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
665
666 #define AR934X_RESET_REG_RESET_MODULE 0x1c
667
668 #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
669 #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
670 #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
671 #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
672 #define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
673 #define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4)
674 #define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
675 #define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
676 #define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
677 #define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
678 #define AR934X_PCIE_WMAC_INT_WMAC_ALL \
679 (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
680 AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
681
682 #define AR934X_PCIE_WMAC_INT_PCIE_ALL \
683 (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
684 AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
685 AR934X_PCIE_WMAC_INT_PCIE_RC3)
686
687 #define AR934X_RESET_REG_BOOTSTRAP 0xb0
688 #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
689 #define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22)
690 #define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21)
691 #define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20)
692 #define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19)
693 #define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18)
694 #define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17)
695 #define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16)
696 #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
697 #define AR934X_BOOTSTRAP_PCIE_RC BIT(6)
698 #define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5)
699 #define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4)
700 #define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2)
701 #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
702 #define AR934X_BOOTSTRAP_DDR1 BIT(0)
703
704 #define WDOG_CTRL_LAST_RESET BIT(31)
705 #define WDOG_CTRL_ACTION_MASK 3
706 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
707 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
708 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
709 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
710
711 #define MISC_INT_ENET_LINK BIT(12)
712 #define MISC_INT_DDR_PERF BIT(11)
713 #define MISC_INT_TIMER4 BIT(10)
714 #define MISC_INT_TIMER3 BIT(9)
715 #define MISC_INT_TIMER2 BIT(8)
716 #define MISC_INT_DMA BIT(7)
717 #define MISC_INT_OHCI BIT(6)
718 #define MISC_INT_PERFC BIT(5)
719 #define MISC_INT_WDOG BIT(4)
720 #define MISC_INT_UART BIT(3)
721 #define MISC_INT_GPIO BIT(2)
722 #define MISC_INT_ERROR BIT(1)
723 #define MISC_INT_TIMER BIT(0)
724
725 #define PCI_INT_CORE BIT(4)
726 #define PCI_INT_DEV2 BIT(2)
727 #define PCI_INT_DEV1 BIT(1)
728 #define PCI_INT_DEV0 BIT(0)
729
730 #define RESET_MODULE_EXTERNAL BIT(28)
731 #define RESET_MODULE_FULL_CHIP BIT(24)
732 #define RESET_MODULE_AMBA2WMAC BIT(22)
733 #define RESET_MODULE_CPU_NMI BIT(21)
734 #define RESET_MODULE_CPU_COLD BIT(20)
735 #define RESET_MODULE_DMA BIT(19)
736 #define RESET_MODULE_SLIC BIT(18)
737 #define RESET_MODULE_STEREO BIT(17)
738 #define RESET_MODULE_DDR BIT(16)
739 #define RESET_MODULE_GE1_MAC BIT(13)
740 #define RESET_MODULE_GE1_PHY BIT(12)
741 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
742 #define RESET_MODULE_GE0_MAC BIT(9)
743 #define RESET_MODULE_GE0_PHY BIT(8)
744 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
745 #define RESET_MODULE_USB_HOST BIT(5)
746 #define RESET_MODULE_USB_PHY BIT(4)
747 #define RESET_MODULE_USB_OHCI_DLL_7240 BIT(3)
748 #define RESET_MODULE_PCI_BUS BIT(1)
749 #define RESET_MODULE_PCI_CORE BIT(0)
750
751 #define AR724X_RESET_GE1_MDIO BIT(23)
752 #define AR724X_RESET_GE0_MDIO BIT(22)
753 #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
754 #define AR724X_RESET_PCIE_PHY BIT(7)
755 #define AR724X_RESET_PCIE BIT(6)
756 #define AR724X_RESET_USB_HOST BIT(5)
757 #define AR724X_RESET_USB_PHY BIT(4)
758 #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
759
760 #define AR933X_RESET_WMAC BIT(11)
761 #define AR933X_RESET_GE1_MDIO BIT(23)
762 #define AR933X_RESET_GE0_MDIO BIT(22)
763 #define AR933X_RESET_GE1_MAC BIT(13)
764 #define AR933X_RESET_GE0_MAC BIT(9)
765 #define AR933X_RESET_USB_HOST BIT(5)
766 #define AR933X_RESET_USB_PHY BIT(4)
767 #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
768
769 #define AR934X_RESET_HOST BIT(31)
770 #define AR934X_RESET_SLIC BIT(30)
771 #define AR934X_RESET_HDMA BIT(29)
772 #define AR934X_RESET_EXTERNAL BIT(28)
773 #define AR934X_RESET_RTC BIT(27)
774 #define AR934X_RESET_PCIE_EP_INT BIT(26)
775 #define AR934X_RESET_CHKSUM_ACC BIT(25)
776 #define AR934X_RESET_FULL_CHIP BIT(24)
777 #define AR934X_RESET_GE1_MDIO BIT(23)
778 #define AR934X_RESET_GE0_MDIO BIT(22)
779 #define AR934X_RESET_CPU_NMI BIT(21)
780 #define AR934X_RESET_CPU_COLD BIT(20)
781 #define AR934X_RESET_HOST_RESET_INT BIT(19)
782 #define AR934X_RESET_PCIE_EP BIT(18)
783 #define AR934X_RESET_UART1 BIT(17)
784 #define AR934X_RESET_DDR BIT(16)
785 #define AR934X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
786 #define AR934X_RESET_NANDF BIT(14)
787 #define AR934X_RESET_GE1_MAC BIT(13)
788 #define AR934X_RESET_ETH_SWITCH_ANALOG BIT(12)
789 #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
790 #define AR934X_RESET_HOST_DMA_INT BIT(10)
791 #define AR934X_RESET_GE0_MAC BIT(9)
792 #define AR934X_RESET_ETH_SIWTCH BIT(8)
793 #define AR934X_RESET_PCIE_PHY BIT(7)
794 #define AR934X_RESET_PCIE BIT(6)
795 #define AR934X_RESET_USB_HOST BIT(5)
796 #define AR934X_RESET_USB_PHY BIT(4)
797 #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
798 #define AR934X_RESET_LUT BIT(2)
799 #define AR934X_RESET_MBOX BIT(1)
800 #define AR934X_RESET_I2S BIT(0)
801
802 #define REV_ID_MAJOR_MASK 0xfff0
803 #define REV_ID_MAJOR_AR71XX 0x00a0
804 #define REV_ID_MAJOR_AR913X 0x00b0
805 #define REV_ID_MAJOR_AR7240 0x00c0
806 #define REV_ID_MAJOR_AR7241 0x0100
807 #define REV_ID_MAJOR_AR7242 0x1100
808 #define REV_ID_MAJOR_AR9330 0x0110
809 #define REV_ID_MAJOR_AR9331 0x1110
810 #define REV_ID_MAJOR_AR9341 0x0120
811 #define REV_ID_MAJOR_AR9342 0x1120
812 #define REV_ID_MAJOR_AR9344 0x2120
813
814 #define AR71XX_REV_ID_MINOR_MASK 0x3
815 #define AR71XX_REV_ID_MINOR_AR7130 0x0
816 #define AR71XX_REV_ID_MINOR_AR7141 0x1
817 #define AR71XX_REV_ID_MINOR_AR7161 0x2
818 #define AR71XX_REV_ID_REVISION_MASK 0x3
819 #define AR71XX_REV_ID_REVISION_SHIFT 2
820
821 #define AR91XX_REV_ID_MINOR_MASK 0x3
822 #define AR91XX_REV_ID_MINOR_AR9130 0x0
823 #define AR91XX_REV_ID_MINOR_AR9132 0x1
824 #define AR91XX_REV_ID_REVISION_MASK 0x3
825 #define AR91XX_REV_ID_REVISION_SHIFT 2
826
827 #define AR724X_REV_ID_REVISION_MASK 0x3
828
829 #define AR933X_REV_ID_REVISION_MASK 0xf
830
831 #define AR934X_REV_ID_REVISION_MASK 0xf
832
833 extern void __iomem *ar71xx_reset_base;
834
835 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
836 {
837 __raw_writel(val, ar71xx_reset_base + reg);
838 }
839
840 static inline u32 ar71xx_reset_rr(unsigned reg)
841 {
842 return __raw_readl(ar71xx_reset_base + reg);
843 }
844
845 void ar71xx_device_stop(u32 mask);
846 void ar71xx_device_start(u32 mask);
847 void ar71xx_device_reset_rmw(u32 clear, u32 set);
848 int ar71xx_device_stopped(u32 mask);
849
850 /*
851 * SPI block
852 */
853 #define SPI_REG_FS 0x00 /* Function Select */
854 #define SPI_REG_CTRL 0x04 /* SPI Control */
855 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
856 #define SPI_REG_RDS 0x0c /* Read Data Shift */
857
858 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
859
860 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
861 #define SPI_CTRL_DIV_MASK 0x3f
862
863 #define SPI_IOC_DO BIT(0) /* Data Out pin */
864 #define SPI_IOC_CLK BIT(8) /* CLK pin */
865 #define SPI_IOC_CS(n) BIT(16 + (n))
866 #define SPI_IOC_CS0 SPI_IOC_CS(0)
867 #define SPI_IOC_CS1 SPI_IOC_CS(1)
868 #define SPI_IOC_CS2 SPI_IOC_CS(2)
869 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
870
871 void ar71xx_flash_acquire(void);
872 void ar71xx_flash_release(void);
873
874 /*
875 * MII_CTRL block
876 */
877 #define MII_REG_MII0_CTRL 0x00
878 #define MII_REG_MII1_CTRL 0x04
879
880 #define MII_CTRL_IF_MASK 3
881 #define MII_CTRL_SPEED_SHIFT 4
882 #define MII_CTRL_SPEED_MASK 3
883 #define MII_CTRL_SPEED_10 0
884 #define MII_CTRL_SPEED_100 1
885 #define MII_CTRL_SPEED_1000 2
886
887 #define MII0_CTRL_IF_GMII 0
888 #define MII0_CTRL_IF_MII 1
889 #define MII0_CTRL_IF_RGMII 2
890 #define MII0_CTRL_IF_RMII 3
891
892 #define MII1_CTRL_IF_RGMII 0
893 #define MII1_CTRL_IF_RMII 1
894
895 /*
896 * AR933X GMAC
897 */
898 #define AR933X_GMAC_REG_ETH_CFG 0x00
899
900 #define AR933X_ETH_CFG_RGMII_GE0 BIT(0)
901 #define AR933X_ETH_CFG_MII_GE0 BIT(1)
902 #define AR933X_ETH_CFG_GMII_GE0 BIT(2)
903 #define AR933X_ETH_CFG_MII_GE0_MASTER BIT(3)
904 #define AR933X_ETH_CFG_MII_GE0_SLAVE BIT(4)
905 #define AR933X_ETH_CFG_MII_GE0_ERR_EN BIT(5)
906 #define AR933X_ETH_CFG_SW_PHY_SWAP BIT(7)
907 #define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
908 #define AR933X_ETH_CFG_RMII_GE0 BIT(9)
909 #define AR933X_ETH_CFG_RMII_GE0_SPD_10 0
910 #define AR933X_ETH_CFG_RMII_GE0_SPD_100 BIT(10)
911
912 /*
913 * AR934X GMAC Interface
914 */
915 #define AR934X_GMAC_REG_ETH_CFG 0x00
916
917 #define AR934X_ETH_CFG_RGMII_GMAC0 BIT(0)
918 #define AR934X_ETH_CFG_MII_GMAC0 BIT(1)
919 #define AR934X_ETH_CFG_GMII_GMAC0 BIT(2)
920 #define AR934X_ETH_CFG_MII_GMAC0_MASTER BIT(3)
921 #define AR934X_ETH_CFG_MII_GMAC0_SLAVE BIT(4)
922 #define AR934X_ETH_CFG_MII_GMAC0_ERR_EN BIT(5)
923 #define AR934X_ETH_CFG_SW_ONLY_MODE BIT(6)
924 #define AR934X_ETH_CFG_SW_PHY_SWAP BIT(7)
925 #define AR934X_ETH_CFG_SW_APB_ACCESS BIT(9)
926 #define AR934X_ETH_CFG_RMII_GMAC0 BIT(10)
927 #define AR933X_ETH_CFG_MII_CNTL_SPEED BIT(11)
928 #define AR934X_ETH_CFG_RMII_GMAC0_MASTER BIT(12)
929 #define AR933X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
930
931 #endif /* __ASSEMBLER__ */
932
933 #endif /* __ASM_MACH_AR71XX_H */