Resync kernel config, preliminary bandwidth control mgmt for the adm5120 switch
[openwrt/staging/yousong.git] / target / linux / adm5120-2.6 / files / drivers / net / adm5120sw.h
1 /*
2 * Defines for ADM5120 built in ethernet switch driver
3 *
4 * Copyright Jeroen Vreeken (pe1rxq@amsat.org), 2005
5 *
6 * Values come from ADM5120 datasheet and original ADMtek 2.4 driver,
7 * Copyright ADMtek Inc.
8 */
9
10 #ifndef _INCLUDE_ADM5120SW_H_
11 #define _INCLUDE_ADM5120SW_H_
12
13 #define SW_BASE KSEG1ADDR(0x12000000)
14 #define SW_DEVS 6
15
16 #define ETH_TX_TIMEOUT HZ/4
17 #define ETH_FCS 4;
18
19 #define ADM5120_CODE 0x00 /* CPU description */
20 #define ADM5120_CODE_PQFP 0x20000000 /* package type */
21 #define ADM5120_CPUP_CONF 0x24 /* CPU port config */
22 #define ADM5120_DISCCPUPORT 0x00000001 /* disable cpu port */
23 #define ADM5120_CRC_PADDING 0x00000002 /* software crc */
24 #define ADM5120_DISUNSHIFT 9
25 #define ADM5120_DISUNALL 0x00007e00 /* disable unknown from all */
26 #define ADM5120_DISMCSHIFT 16
27 #define ADM5120_DISMCALL 0x003f0000 /* disable multicast from all */
28 #define ADM5120_PORT_CONF0 0x28
29 #define ADM5120_ENMC 0x00003f00 /* Enable MC routing (ex cpu) */
30 #define ADM5120_ENBP 0x003f0000 /* Enable Back Pressure */
31 #define ADM5120_VLAN_GI 0x40 /* VLAN settings */
32 #define ADM5120_VLAN_GII 0x44
33 #define ADM5120_SEND_TRIG 0x48
34 #define ADM5120_SEND_TRIG_L 0x00000001
35 #define ADM5120_SEND_TRIG_H 0x00000002
36 #define ADM5120_MAC_WT0 0x58
37 #define ADM5120_MAC_WRITE 0x00000001
38 #define ADM5120_MAC_WRITE_DONE 0x00000002
39 #define ADM5120_VLAN_EN 0x00000040
40 #define ADM5120_MAC_WT1 0x5c
41 #define ADM5120_BW_CTL0 0x60 /* Bandwidth control 0 */
42 #define ADM5120_BW_CTL1 0x64 /* Bandwidth control 1 */
43 #define ADM5120_PHY_CNTL2 0x7c
44 #define ADM5120_AUTONEG 0x0000001f /* Auto negotiate */
45 #define ADM5120_NORMAL 0x01f00000 /* PHY normal mode */
46 #define ADM5120_AUTOMDIX 0x3e000000 /* Auto MDIX */
47 #define ADM5120_PHY_CNTL3 0x80
48 #define ADM5120_PHY_NTH 0x00000400
49 #define ADM5120_INT_ST 0xb0
50 #define ADM5120_INT_RXH 0x0000004
51 #define ADM5120_INT_RXL 0x0000008
52 #define ADM5120_INT_HFULL 0x0000010
53 #define ADM5120_INT_LFULL 0x0000020
54 #define ADM5120_INT_TXH 0x0000001
55 #define ADM5120_INT_TXL 0x0000002
56 #define ADM5120_INT_MASK 0xb4
57 #define ADM5120_INTMASKALL 0x1FDEFFF /* All interrupts */
58 #define ADM5120_INTHANDLE (ADM5120_INT_RXH | ADM5120_INT_RXL | \
59 ADM5120_INT_HFULL | ADM5120_INT_LFULL | \
60 ADM5120_INT_TXH | ADM5120_INT_TXL)
61 #define ADM5120_SEND_HBADDR 0xd0
62 #define ADM5120_SEND_LBADDR 0xd4
63 #define ADM5120_RECEIVE_HBADDR 0xd8
64 #define ADM5120_RECEIVE_LBADDR 0xdc
65
66 struct adm5120_dma {
67 u32 data;
68 u32 cntl;
69 u32 len;
70 u32 status;
71 } __attribute__ ((packed));
72
73 #define ADM5120_DMA_MASK 0x01ffffff
74 #define ADM5120_DMA_OWN 0x80000000 /* buffer owner */
75 #define ADM5120_DMA_RINGEND 0x10000000 /* Last in DMA ring */
76
77 #define ADM5120_DMA_ADDR(ptr) ((u32)(ptr) & ADM5120_DMA_MASK)
78 #define ADM5120_DMA_PORTID 0x00007000
79 #define ADM5120_DMA_PORTSHIFT 12
80 #define ADM5120_DMA_LEN 0x07ff0000
81 #define ADM5120_DMA_LENSHIFT 16
82 #define ADM5120_DMA_FCSERR 0x00000008
83
84 #define ADM5120_DMA_TXH 16
85 #define ADM5120_DMA_TXL 64
86 #define ADM5120_DMA_RXH 16
87 #define ADM5120_DMA_RXL 8
88
89 #define ADM5120_DMA_RXSIZE 1550
90 #define ADM5120_DMA_EXTRA 20
91
92 struct adm5120_sw {
93 int port;
94 struct net_device_stats stats;
95 };
96
97 #define SIOCSMATRIX SIOCDEVPRIVATE
98 #define SIOCGMATRIX SIOCDEVPRIVATE+1
99 #define SIOCGADMINFO SIOCDEVPRIVATE+2
100 #define SIOCGETBW SIOCDEVPRIVATE+3
101 #define SIOCSETBW SIOCDEVPRIVATE+4
102
103 struct adm5120_sw_info {
104 u16 magic;
105 u16 ports;
106 u16 vlan;
107 };
108
109 #endif /* _INCLUDE_ADM5120SW_H_ */