ar71xx: add initial support for the AR934x SoCs
[openwrt/svn-archive/archive.git] / target / linux / ar71xx / files / arch / mips / include / asm / mach-ar71xx / ar71xx.h
1 /*
2 * Atheros AR71xx SoC specific definitions
3 *
4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
8 * Parts of this file are based on Atheros 2.6.15 BSP
9 * Parts of this file are based on Atheros 2.6.31 BSP
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published
13 * by the Free Software Foundation.
14 */
15
16 #ifndef __ASM_MACH_AR71XX_H
17 #define __ASM_MACH_AR71XX_H
18
19 #include <linux/types.h>
20 #include <linux/init.h>
21 #include <linux/io.h>
22 #include <linux/bitops.h>
23
24 #ifndef __ASSEMBLER__
25
26 #define AR71XX_PCI_MEM_BASE 0x10000000
27 #define AR71XX_PCI_MEM_SIZE 0x08000000
28 #define AR71XX_APB_BASE 0x18000000
29 #define AR71XX_GE0_BASE 0x19000000
30 #define AR71XX_GE0_SIZE 0x01000000
31 #define AR71XX_GE1_BASE 0x1a000000
32 #define AR71XX_GE1_SIZE 0x01000000
33 #define AR71XX_EHCI_BASE 0x1b000000
34 #define AR71XX_EHCI_SIZE 0x01000000
35 #define AR71XX_OHCI_BASE 0x1c000000
36 #define AR71XX_OHCI_SIZE 0x01000000
37 #define AR7240_OHCI_BASE 0x1b000000
38 #define AR7240_OHCI_SIZE 0x01000000
39 #define AR71XX_SPI_BASE 0x1f000000
40 #define AR71XX_SPI_SIZE 0x01000000
41
42 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
43 #define AR71XX_DDR_CTRL_SIZE 0x10000
44 #define AR71XX_CPU_BASE (AR71XX_APB_BASE + 0x00010000)
45 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
46 #define AR71XX_UART_SIZE 0x10000
47 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
48 #define AR71XX_USB_CTRL_SIZE 0x10000
49 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
50 #define AR71XX_GPIO_SIZE 0x10000
51 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
52 #define AR71XX_PLL_SIZE 0x10000
53 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
54 #define AR71XX_RESET_SIZE 0x10000
55 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
56 #define AR71XX_MII_SIZE 0x10000
57 #define AR71XX_SLIC_BASE (AR71XX_APB_BASE + 0x00090000)
58 #define AR71XX_SLIC_SIZE 0x10000
59 #define AR71XX_DMA_BASE (AR71XX_APB_BASE + 0x000A0000)
60 #define AR71XX_DMA_SIZE 0x10000
61 #define AR71XX_STEREO_BASE (AR71XX_APB_BASE + 0x000B0000)
62 #define AR71XX_STEREO_SIZE 0x10000
63
64 #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000C0000)
65 #define AR724X_PCI_CRP_SIZE 0x100
66
67 #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000F0000)
68 #define AR724X_PCI_CTRL_SIZE 0x100
69
70 #define AR91XX_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
71 #define AR91XX_WMAC_SIZE 0x30000
72
73 #define AR71XX_MEM_SIZE_MIN 0x0200000
74 #define AR71XX_MEM_SIZE_MAX 0x10000000
75
76 #define AR71XX_CPU_IRQ_BASE 0
77 #define AR71XX_MISC_IRQ_BASE 8
78 #define AR71XX_MISC_IRQ_COUNT 8
79 #define AR71XX_GPIO_IRQ_BASE 16
80 #define AR71XX_GPIO_IRQ_COUNT 32
81 #define AR71XX_PCI_IRQ_BASE 48
82 #define AR71XX_PCI_IRQ_COUNT 8
83
84 #define AR71XX_CPU_IRQ_IP2 (AR71XX_CPU_IRQ_BASE + 2)
85 #define AR71XX_CPU_IRQ_USB (AR71XX_CPU_IRQ_BASE + 3)
86 #define AR71XX_CPU_IRQ_GE0 (AR71XX_CPU_IRQ_BASE + 4)
87 #define AR71XX_CPU_IRQ_GE1 (AR71XX_CPU_IRQ_BASE + 5)
88 #define AR71XX_CPU_IRQ_MISC (AR71XX_CPU_IRQ_BASE + 6)
89 #define AR71XX_CPU_IRQ_TIMER (AR71XX_CPU_IRQ_BASE + 7)
90
91 #define AR71XX_MISC_IRQ_TIMER (AR71XX_MISC_IRQ_BASE + 0)
92 #define AR71XX_MISC_IRQ_ERROR (AR71XX_MISC_IRQ_BASE + 1)
93 #define AR71XX_MISC_IRQ_GPIO (AR71XX_MISC_IRQ_BASE + 2)
94 #define AR71XX_MISC_IRQ_UART (AR71XX_MISC_IRQ_BASE + 3)
95 #define AR71XX_MISC_IRQ_WDOG (AR71XX_MISC_IRQ_BASE + 4)
96 #define AR71XX_MISC_IRQ_PERFC (AR71XX_MISC_IRQ_BASE + 5)
97 #define AR71XX_MISC_IRQ_OHCI (AR71XX_MISC_IRQ_BASE + 6)
98 #define AR71XX_MISC_IRQ_DMA (AR71XX_MISC_IRQ_BASE + 7)
99
100 #define AR71XX_GPIO_IRQ(_x) (AR71XX_GPIO_IRQ_BASE + (_x))
101
102 #define AR71XX_PCI_IRQ_DEV0 (AR71XX_PCI_IRQ_BASE + 0)
103 #define AR71XX_PCI_IRQ_DEV1 (AR71XX_PCI_IRQ_BASE + 1)
104 #define AR71XX_PCI_IRQ_DEV2 (AR71XX_PCI_IRQ_BASE + 2)
105 #define AR71XX_PCI_IRQ_CORE (AR71XX_PCI_IRQ_BASE + 4)
106
107 extern u32 ar71xx_ahb_freq;
108 extern u32 ar71xx_cpu_freq;
109 extern u32 ar71xx_ddr_freq;
110 extern u32 ar934x_ref_freq;
111
112 enum ar71xx_soc_type {
113 AR71XX_SOC_UNKNOWN,
114 AR71XX_SOC_AR7130,
115 AR71XX_SOC_AR7141,
116 AR71XX_SOC_AR7161,
117 AR71XX_SOC_AR7240,
118 AR71XX_SOC_AR7241,
119 AR71XX_SOC_AR7242,
120 AR71XX_SOC_AR9130,
121 AR71XX_SOC_AR9132,
122 AR71XX_SOC_AR9341,
123 AR71XX_SOC_AR9342,
124 AR71XX_SOC_AR9344,
125 };
126
127 extern enum ar71xx_soc_type ar71xx_soc;
128
129 /*
130 * PLL block
131 */
132 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
133 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
134 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
135 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
136
137 #define AR71XX_PLL_DIV_SHIFT 3
138 #define AR71XX_PLL_DIV_MASK 0x1f
139 #define AR71XX_CPU_DIV_SHIFT 16
140 #define AR71XX_CPU_DIV_MASK 0x3
141 #define AR71XX_DDR_DIV_SHIFT 18
142 #define AR71XX_DDR_DIV_MASK 0x3
143 #define AR71XX_AHB_DIV_SHIFT 20
144 #define AR71XX_AHB_DIV_MASK 0x7
145
146 #define AR71XX_ETH0_PLL_SHIFT 17
147 #define AR71XX_ETH1_PLL_SHIFT 19
148
149 #define AR724X_PLL_REG_CPU_CONFIG 0x00
150 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
151
152 #define AR724X_PLL_DIV_SHIFT 0
153 #define AR724X_PLL_DIV_MASK 0x3ff
154 #define AR724X_PLL_REF_DIV_SHIFT 10
155 #define AR724X_PLL_REF_DIV_MASK 0xf
156 #define AR724X_AHB_DIV_SHIFT 19
157 #define AR724X_AHB_DIV_MASK 0x1
158 #define AR724X_DDR_DIV_SHIFT 22
159 #define AR724X_DDR_DIV_MASK 0x3
160
161 #define AR91XX_PLL_REG_CPU_CONFIG 0x00
162 #define AR91XX_PLL_REG_ETH_CONFIG 0x04
163 #define AR91XX_PLL_REG_ETH0_INT_CLOCK 0x14
164 #define AR91XX_PLL_REG_ETH1_INT_CLOCK 0x18
165
166 #define AR91XX_PLL_DIV_SHIFT 0
167 #define AR91XX_PLL_DIV_MASK 0x3ff
168 #define AR91XX_DDR_DIV_SHIFT 22
169 #define AR91XX_DDR_DIV_MASK 0x3
170 #define AR91XX_AHB_DIV_SHIFT 19
171 #define AR91XX_AHB_DIV_MASK 0x1
172
173 #define AR91XX_ETH0_PLL_SHIFT 20
174 #define AR91XX_ETH1_PLL_SHIFT 22
175
176 #define AR934X_PLL_REG_CPU_CONFIG 0x00
177 #define AR934X_PLL_REG_DDR_CTRL_CLOCK 0x8
178
179 #define AR934X_CPU_PLL_CFG_OUTDIV_MSB 21
180 #define AR934X_CPU_PLL_CFG_OUTDIV_LSB 19
181 #define AR934X_CPU_PLL_CFG_OUTDIV_MASK 0x00380000
182
183 #define AR934X_CPU_PLL_CFG_OUTDIV_GET(x) \
184 (((x) & AR934X_CPU_PLL_CFG_OUTDIV_MASK) >> \
185 AR934X_CPU_PLL_CFG_OUTDIV_LSB)
186
187 #define AR934X_DDR_PLL_CFG_OUTDIV_MSB 25
188 #define AR934X_DDR_PLL_CFG_OUTDIV_LSB 23
189 #define AR934X_DDR_PLL_CFG_OUTDIV_MASK 0x03800000
190
191 #define AR934X_DDR_PLL_CFG_OUTDIV_GET(x) \
192 (((x) & AR934X_DDR_PLL_CFG_OUTDIV_MASK) >> \
193 AR934X_DDR_PLL_CFG_OUTDIV_LSB)
194
195 #define AR934X_DDR_PLL_CFG_OUTDIV_SET(x) \
196 (((x) << AR934X_DDR_PLL_CFG_OUTDIV_LSB) & \
197 AR934X_DDR_PLL_CFG_OUTDIV_MASK)
198
199 #define AR934X_CPU_PLL_CFG_REFDIV_MSB 16
200 #define AR934X_CPU_PLL_CFG_REFDIV_LSB 12
201 #define AR934X_CPU_PLL_CFG_REFDIV_MASK 0x0001f000
202
203 #define AR934X_CPU_PLL_CFG_REFDIV_GET(x) \
204 (((x) & AR934X_CPU_PLL_CFG_REFDIV_MASK) >> \
205 AR934X_CPU_PLL_CFG_REFDIV_LSB)
206
207 #define AR934X_CPU_PLL_CFG_REFDIV_SET(x) \
208 (((x) << AR934X_CPU_PLL_CFG_REFDIV_LSB) & \
209 AR934X_CPU_PLL_CFG_REFDIV_MASK)
210
211 #define AR934X_CPU_PLL_CFG_REFDIV_RESET 2
212
213 #define AR934X_CPU_PLL_CFG_NINT_MSB 11
214 #define AR934X_CPU_PLL_CFG_NINT_LSB 6
215 #define AR934X_CPU_PLL_CFG_NINT_MASK 0x00000fc0
216
217 #define AR934X_CPU_PLL_CFG_NINT_GET(x) \
218 (((x) & AR934X_CPU_PLL_CFG_NINT_MASK) >> \
219 AR934X_CPU_PLL_CFG_NINT_LSB)
220
221 #define AR934X_CPU_PLL_CFG_NINT_SET(x) \
222 (((x) << AR934X_CPU_PLL_CFG_NINT_LSB) & \
223 AR934X_CPU_PLL_CFG_NINT_MASK)
224
225 #define AR934X_CPU_PLL_CFG_NINT_RESET 20
226
227 #define AR934X_CPU_PLL_CFG_NFRAC_MSB 5
228 #define AR934X_CPU_PLL_CFG_NFRAC_LSB 0
229 #define AR934X_CPU_PLL_CFG_NFRAC_MASK 0x0000003f
230
231 #define AR934X_CPU_PLL_CFG_NFRAC_GET(x) \
232 (((x) & AR934X_CPU_PLL_CFG_NFRAC_MASK) >> \
233 AR934X_CPU_PLL_CFG_NFRAC_LSB)
234
235 #define AR934X_CPU_PLL_CFG_NFRAC_SET(x) \
236 (((x) << AR934X_CPU_PLL_CFG_NFRAC_LSB) & \
237 AR934X_CPU_PLL_CFG_NFRAC_MASK)
238
239 #define AR934X_DDR_PLL_CFG_REFDIV_MSB 20
240 #define AR934X_DDR_PLL_CFG_REFDIV_LSB 16
241 #define AR934X_DDR_PLL_CFG_REFDIV_MASK 0x001f0000
242
243 #define AR934X_DDR_PLL_CFG_REFDIV_GET(x) \
244 (((x) & AR934X_DDR_PLL_CFG_REFDIV_MASK) >> \
245 AR934X_DDR_PLL_CFG_REFDIV_LSB)
246
247 #define AR934X_DDR_PLL_CFG_REFDIV_SET(x) \
248 (((x) << AR934X_DDR_PLL_CFG_REFDIV_LSB) & \
249 AR934X_DDR_PLL_CFG_REFDIV_MASK)
250
251 #define AR934X_DDR_PLL_CFG_REFDIV_RESET 2
252
253 #define AR934X_DDR_PLL_CFG_NINT_MSB 15
254 #define AR934X_DDR_PLL_CFG_NINT_LSB 10
255 #define AR934X_DDR_PLL_CFG_NINT_MASK 0x0000fc00
256
257 #define AR934X_DDR_PLL_CFG_NINT_GET(x) \
258 (((x) & AR934X_DDR_PLL_CFG_NINT_MASK) >> \
259 AR934X_DDR_PLL_CFG_NINT_LSB)
260
261 #define AR934X_DDR_PLL_CFG_NINT_SET(x) \
262 (((x) << AR934X_DDR_PLL_CFG_NINT_LSB) & \
263 AR934X_DDR_PLL_CFG_NINT_MASK)
264
265 #define AR934X_DDR_PLL_CFG_NINT_RESET 20
266
267 #define AR934X_DDR_PLL_CFG_NFRAC_MSB 9
268 #define AR934X_DDR_PLL_CFG_NFRAC_LSB 0
269 #define AR934X_DDR_PLL_CFG_NFRAC_MASK 0x000003ff
270
271 #define AR934X_DDR_PLL_CFG_NFRAC_GET(x) \
272 (((x) & AR934X_DDR_PLL_CFG_NFRAC_MASK) >> \
273 AR934X_DDR_PLL_CFG_NFRAC_LSB)
274
275 #define AR934X_DDR_PLL_CFG_NFRAC_SET(x) \
276 (((x) << AR934X_DDR_PLL_CFG_NFRAC_LSB) & \
277 AR934X_DDR_PLL_CFG_NFRAC_MASK)
278
279 #define AR934X_DDR_PLL_CFG_NFRAC_RESET 512
280
281 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MSB 19
282 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB 15
283 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x000f8000
284
285 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_GET(x) \
286 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK) >> \
287 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB)
288
289 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SET(x) \
290 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_LSB) & \
291 AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK)
292
293 #define AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_RESET 0
294
295 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MSB 14
296 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB 10
297 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x00007c00
298
299 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_GET(x) \
300 (((x) & AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK) >> \
301 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB)
302
303 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SET(x) \
304 (((x) << AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_LSB) & \
305 AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK)
306
307 #define AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_RESET 0
308
309 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MSB 9
310 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB 5
311 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x000003e0
312
313 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_GET(x) \
314 (((x) & AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK) >> \
315 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB)
316
317 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SET(x) \
318 (((x) << AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_LSB) & \
319 AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK)
320
321 #define AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_RESET 0
322
323 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MSB 24
324 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB 24
325 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK 0x01000000
326
327 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_GET(x) \
328 (((x) & AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK) >> \
329 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB)
330
331 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_SET(x) \
332 (((x) << AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_LSB) & \
333 AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_MASK)
334
335 #define AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL_RESET 1
336
337 extern void __iomem *ar71xx_pll_base;
338
339 static inline void ar71xx_pll_wr(unsigned reg, u32 val)
340 {
341 __raw_writel(val, ar71xx_pll_base + reg);
342 }
343
344 static inline u32 ar71xx_pll_rr(unsigned reg)
345 {
346 return __raw_readl(ar71xx_pll_base + reg);
347 }
348
349 /*
350 * USB_CONFIG block
351 */
352 #define USB_CTRL_REG_FLADJ 0x00
353 #define USB_CTRL_REG_CONFIG 0x04
354
355 extern void __iomem *ar71xx_usb_ctrl_base;
356
357 static inline void ar71xx_usb_ctrl_wr(unsigned reg, u32 val)
358 {
359 __raw_writel(val, ar71xx_usb_ctrl_base + reg);
360 }
361
362 static inline u32 ar71xx_usb_ctrl_rr(unsigned reg)
363 {
364 return __raw_readl(ar71xx_usb_ctrl_base + reg);
365 }
366
367 /*
368 * GPIO block
369 */
370 #define GPIO_REG_OE 0x00
371 #define GPIO_REG_IN 0x04
372 #define GPIO_REG_OUT 0x08
373 #define GPIO_REG_SET 0x0c
374 #define GPIO_REG_CLEAR 0x10
375 #define GPIO_REG_INT_MODE 0x14
376 #define GPIO_REG_INT_TYPE 0x18
377 #define GPIO_REG_INT_POLARITY 0x1c
378 #define GPIO_REG_INT_PENDING 0x20
379 #define GPIO_REG_INT_ENABLE 0x24
380 #define GPIO_REG_FUNC 0x28
381
382 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
383 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
384 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
385 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
386 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
387 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
388 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
389
390 #define AR71XX_GPIO_COUNT 16
391
392 #define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
393 #define AR724X_GPIO_FUNC_SPI_EN BIT(18)
394 #define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
395 #define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
396 #define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
397 #define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
398 #define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
399 #define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
400 #define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
401 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
402 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
403 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
404 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
405 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
406 #define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
407 #define AR724X_GPIO_FUNC_UART_EN BIT(1)
408 #define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
409
410 #define AR724X_GPIO_COUNT 18
411
412 #define AR91XX_GPIO_FUNC_WMAC_LED_EN BIT(22)
413 #define AR91XX_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
414 #define AR91XX_GPIO_FUNC_I2S_REFCLKEN BIT(20)
415 #define AR91XX_GPIO_FUNC_I2S_MCKEN BIT(19)
416 #define AR91XX_GPIO_FUNC_I2S1_EN BIT(18)
417 #define AR91XX_GPIO_FUNC_I2S0_EN BIT(17)
418 #define AR91XX_GPIO_FUNC_SLIC_EN BIT(16)
419 #define AR91XX_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
420 #define AR91XX_GPIO_FUNC_UART_EN BIT(8)
421 #define AR91XX_GPIO_FUNC_USB_CLK_EN BIT(4)
422
423 #define AR91XX_GPIO_COUNT 22
424
425 extern void __iomem *ar71xx_gpio_base;
426
427 static inline void ar71xx_gpio_wr(unsigned reg, u32 value)
428 {
429 __raw_writel(value, ar71xx_gpio_base + reg);
430 }
431
432 static inline u32 ar71xx_gpio_rr(unsigned reg)
433 {
434 return __raw_readl(ar71xx_gpio_base + reg);
435 }
436
437 void ar71xx_gpio_init(void) __init;
438 void ar71xx_gpio_function_enable(u32 mask);
439 void ar71xx_gpio_function_disable(u32 mask);
440 void ar71xx_gpio_function_setup(u32 set, u32 clear);
441
442 /*
443 * DDR_CTRL block
444 */
445 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
446 #define AR71XX_DDR_REG_PCI_WIN1 0x80
447 #define AR71XX_DDR_REG_PCI_WIN2 0x84
448 #define AR71XX_DDR_REG_PCI_WIN3 0x88
449 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
450 #define AR71XX_DDR_REG_PCI_WIN5 0x90
451 #define AR71XX_DDR_REG_PCI_WIN6 0x94
452 #define AR71XX_DDR_REG_PCI_WIN7 0x98
453 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
454 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
455 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
456 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
457
458 #define AR724X_DDR_REG_FLUSH_GE0 0x7c
459 #define AR724X_DDR_REG_FLUSH_GE1 0x80
460 #define AR724X_DDR_REG_FLUSH_USB 0x84
461 #define AR724X_DDR_REG_FLUSH_PCIE 0x88
462
463 #define AR91XX_DDR_REG_FLUSH_GE0 0x7c
464 #define AR91XX_DDR_REG_FLUSH_GE1 0x80
465 #define AR91XX_DDR_REG_FLUSH_USB 0x84
466 #define AR91XX_DDR_REG_FLUSH_WMAC 0x88
467
468 #define PCI_WIN0_OFFS 0x10000000
469 #define PCI_WIN1_OFFS 0x11000000
470 #define PCI_WIN2_OFFS 0x12000000
471 #define PCI_WIN3_OFFS 0x13000000
472 #define PCI_WIN4_OFFS 0x14000000
473 #define PCI_WIN5_OFFS 0x15000000
474 #define PCI_WIN6_OFFS 0x16000000
475 #define PCI_WIN7_OFFS 0x07000000
476
477 extern void __iomem *ar71xx_ddr_base;
478
479 static inline void ar71xx_ddr_wr(unsigned reg, u32 val)
480 {
481 __raw_writel(val, ar71xx_ddr_base + reg);
482 }
483
484 static inline u32 ar71xx_ddr_rr(unsigned reg)
485 {
486 return __raw_readl(ar71xx_ddr_base + reg);
487 }
488
489 void ar71xx_ddr_flush(u32 reg);
490
491 /*
492 * PCI block
493 */
494 #define AR71XX_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + PCI_WIN7_OFFS + 0x10000)
495 #define AR71XX_PCI_CFG_SIZE 0x100
496
497 #define PCI_REG_CRP_AD_CBE 0x00
498 #define PCI_REG_CRP_WRDATA 0x04
499 #define PCI_REG_CRP_RDDATA 0x08
500 #define PCI_REG_CFG_AD 0x0c
501 #define PCI_REG_CFG_CBE 0x10
502 #define PCI_REG_CFG_WRDATA 0x14
503 #define PCI_REG_CFG_RDDATA 0x18
504 #define PCI_REG_PCI_ERR 0x1c
505 #define PCI_REG_PCI_ERR_ADDR 0x20
506 #define PCI_REG_AHB_ERR 0x24
507 #define PCI_REG_AHB_ERR_ADDR 0x28
508
509 #define PCI_CRP_CMD_WRITE 0x00010000
510 #define PCI_CRP_CMD_READ 0x00000000
511 #define PCI_CFG_CMD_READ 0x0000000a
512 #define PCI_CFG_CMD_WRITE 0x0000000b
513
514 #define PCI_IDSEL_ADL_START 17
515
516 #define AR724X_PCI_CFG_BASE (AR71XX_PCI_MEM_BASE + 0x4000000)
517 #define AR724X_PCI_CFG_SIZE 0x1000
518
519 #define AR724X_PCI_REG_APP 0x00
520 #define AR724X_PCI_REG_RESET 0x18
521 #define AR724X_PCI_REG_INT_STATUS 0x4c
522 #define AR724X_PCI_REG_INT_MASK 0x50
523
524 #define AR724X_PCI_APP_LTSSM_ENABLE BIT(0)
525 #define AR724X_PCI_RESET_LINK_UP BIT(0)
526
527 #define AR724X_PCI_INT_DEV0 BIT(14)
528
529 /*
530 * RESET block
531 */
532 #define AR71XX_RESET_REG_TIMER 0x00
533 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
534 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
535 #define AR71XX_RESET_REG_WDOG 0x0c
536 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
537 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
538 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
539 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
540 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
541 #define AR71XX_RESET_REG_RESET_MODULE 0x24
542 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
543 #define AR71XX_RESET_REG_PERFC0 0x30
544 #define AR71XX_RESET_REG_PERFC1 0x34
545 #define AR71XX_RESET_REG_REV_ID 0x90
546
547 #define AR91XX_RESET_REG_GLOBAL_INT_STATUS 0x18
548 #define AR91XX_RESET_REG_RESET_MODULE 0x1c
549 #define AR91XX_RESET_REG_PERF_CTRL 0x20
550 #define AR91XX_RESET_REG_PERFC0 0x24
551 #define AR91XX_RESET_REG_PERFC1 0x28
552
553 #define AR724X_RESET_REG_RESET_MODULE 0x1c
554
555 #define AR934X_RESET_REG_RESET_MODULE 0x1c
556 #define AR934X_RESET_REG_BOOTSTRAP 0xb0
557 /* 0 - 25MHz 1 - 40 MHz */
558 #define AR934X_REF_CLK_40 (1 << 4)
559
560 #define WDOG_CTRL_LAST_RESET BIT(31)
561 #define WDOG_CTRL_ACTION_MASK 3
562 #define WDOG_CTRL_ACTION_NONE 0 /* no action */
563 #define WDOG_CTRL_ACTION_GPI 1 /* general purpose interrupt */
564 #define WDOG_CTRL_ACTION_NMI 2 /* NMI */
565 #define WDOG_CTRL_ACTION_FCR 3 /* full chip reset */
566
567 #define MISC_INT_DMA BIT(7)
568 #define MISC_INT_OHCI BIT(6)
569 #define MISC_INT_PERFC BIT(5)
570 #define MISC_INT_WDOG BIT(4)
571 #define MISC_INT_UART BIT(3)
572 #define MISC_INT_GPIO BIT(2)
573 #define MISC_INT_ERROR BIT(1)
574 #define MISC_INT_TIMER BIT(0)
575
576 #define PCI_INT_CORE BIT(4)
577 #define PCI_INT_DEV2 BIT(2)
578 #define PCI_INT_DEV1 BIT(1)
579 #define PCI_INT_DEV0 BIT(0)
580
581 #define RESET_MODULE_EXTERNAL BIT(28)
582 #define RESET_MODULE_FULL_CHIP BIT(24)
583 #define RESET_MODULE_AMBA2WMAC BIT(22)
584 #define RESET_MODULE_CPU_NMI BIT(21)
585 #define RESET_MODULE_CPU_COLD BIT(20)
586 #define RESET_MODULE_DMA BIT(19)
587 #define RESET_MODULE_SLIC BIT(18)
588 #define RESET_MODULE_STEREO BIT(17)
589 #define RESET_MODULE_DDR BIT(16)
590 #define RESET_MODULE_GE1_MAC BIT(13)
591 #define RESET_MODULE_GE1_PHY BIT(12)
592 #define RESET_MODULE_USBSUS_OVERRIDE BIT(10)
593 #define RESET_MODULE_GE0_MAC BIT(9)
594 #define RESET_MODULE_GE0_PHY BIT(8)
595 #define RESET_MODULE_USB_OHCI_DLL BIT(6)
596 #define RESET_MODULE_USB_HOST BIT(5)
597 #define RESET_MODULE_USB_PHY BIT(4)
598 #define RESET_MODULE_USB_OHCI_DLL_7240 BIT(3)
599 #define RESET_MODULE_PCI_BUS BIT(1)
600 #define RESET_MODULE_PCI_CORE BIT(0)
601
602 #define AR724X_RESET_GE1_MDIO BIT(23)
603 #define AR724X_RESET_GE0_MDIO BIT(22)
604 #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
605 #define AR724X_RESET_PCIE_PHY BIT(7)
606 #define AR724X_RESET_PCIE BIT(6)
607 #define AR724X_RESET_USB_HOST BIT(5)
608 #define AR724X_RESET_USB_PHY BIT(4)
609 #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
610
611 #define REV_ID_MAJOR_MASK 0xfff0
612 #define REV_ID_MAJOR_AR71XX 0x00a0
613 #define REV_ID_MAJOR_AR913X 0x00b0
614 #define REV_ID_MAJOR_AR7240 0x00c0
615 #define REV_ID_MAJOR_AR7241 0x0100
616 #define REV_ID_MAJOR_AR7242 0x1100
617 #define REV_ID_MAJOR_AR9341 0x0120
618 #define REV_ID_MAJOR_AR9342 0x1120
619 #define REV_ID_MAJOR_AR9344 0x2120
620
621 #define AR71XX_REV_ID_MINOR_MASK 0x3
622 #define AR71XX_REV_ID_MINOR_AR7130 0x0
623 #define AR71XX_REV_ID_MINOR_AR7141 0x1
624 #define AR71XX_REV_ID_MINOR_AR7161 0x2
625 #define AR71XX_REV_ID_REVISION_MASK 0x3
626 #define AR71XX_REV_ID_REVISION_SHIFT 2
627
628 #define AR91XX_REV_ID_MINOR_MASK 0x3
629 #define AR91XX_REV_ID_MINOR_AR9130 0x0
630 #define AR91XX_REV_ID_MINOR_AR9132 0x1
631 #define AR91XX_REV_ID_REVISION_MASK 0x3
632 #define AR91XX_REV_ID_REVISION_SHIFT 2
633
634 #define AR724X_REV_ID_REVISION_MASK 0x3
635
636 #define AR934X_REV_ID_REVISION_MASK 0xf
637
638 extern void __iomem *ar71xx_reset_base;
639
640 static inline void ar71xx_reset_wr(unsigned reg, u32 val)
641 {
642 __raw_writel(val, ar71xx_reset_base + reg);
643 }
644
645 static inline u32 ar71xx_reset_rr(unsigned reg)
646 {
647 return __raw_readl(ar71xx_reset_base + reg);
648 }
649
650 void ar71xx_device_stop(u32 mask);
651 void ar71xx_device_start(u32 mask);
652 int ar71xx_device_stopped(u32 mask);
653
654 /*
655 * SPI block
656 */
657 #define SPI_REG_FS 0x00 /* Function Select */
658 #define SPI_REG_CTRL 0x04 /* SPI Control */
659 #define SPI_REG_IOC 0x08 /* SPI I/O Control */
660 #define SPI_REG_RDS 0x0c /* Read Data Shift */
661
662 #define SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
663
664 #define SPI_CTRL_RD BIT(6) /* Remap Disable */
665 #define SPI_CTRL_DIV_MASK 0x3f
666
667 #define SPI_IOC_DO BIT(0) /* Data Out pin */
668 #define SPI_IOC_CLK BIT(8) /* CLK pin */
669 #define SPI_IOC_CS(n) BIT(16 + (n))
670 #define SPI_IOC_CS0 SPI_IOC_CS(0)
671 #define SPI_IOC_CS1 SPI_IOC_CS(1)
672 #define SPI_IOC_CS2 SPI_IOC_CS(2)
673 #define SPI_IOC_CS_ALL (SPI_IOC_CS0 | SPI_IOC_CS1 | SPI_IOC_CS2)
674
675 void ar71xx_flash_acquire(void);
676 void ar71xx_flash_release(void);
677
678 /*
679 * MII_CTRL block
680 */
681 #define MII_REG_MII0_CTRL 0x00
682 #define MII_REG_MII1_CTRL 0x04
683
684 #define MII0_CTRL_IF_GMII 0
685 #define MII0_CTRL_IF_MII 1
686 #define MII0_CTRL_IF_RGMII 2
687 #define MII0_CTRL_IF_RMII 3
688
689 #define MII1_CTRL_IF_RGMII 0
690 #define MII1_CTRL_IF_RMII 1
691
692 #endif /* __ASSEMBLER__ */
693
694 #endif /* __ASM_MACH_AR71XX_H */