fix pcmcia modules load order (closes: #1355)
[openwrt/svn-archive/archive.git] / target / linux / atheros-2.6 / files / arch / mips / atheros / ar5315.h
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003 Atheros Communications, Inc., All Rights Reserved.
7 * Copyright (C) 2006 FON Technology, SL.
8 * Copyright (C) 2006 Imre Kaloz <kaloz@openwrt.org>
9 * Copyright (C) 2006 Felix Fietkau <nbd@openwrt.org>
10 */
11
12 #ifndef AR5315_H
13 #define AR5315_H
14
15 /*
16 * Address map
17 */
18 #define AR5315_SDRAM0 0x00000000 /* DRAM */
19 #define AR5315_SPI_READ 0x08000000 /* SPI FLASH */
20 #define AR5315_WLAN0 0xB0000000 /* Wireless MMR */
21 #define AR5315_PCI 0xB0100000 /* PCI MMR */
22 #define AR5315_SDRAMCTL 0xB0300000 /* SDRAM MMR */
23 #define AR5315_LOCAL 0xB0400000 /* LOCAL BUS MMR */
24 #define AR5315_ENET0 0xB0500000 /* ETHERNET MMR */
25 #define AR5315_DSLBASE 0xB1000000 /* RESET CONTROL MMR */
26 #define AR5315_UART0 0xB1100003 /* UART MMR */
27 #define AR5315_SPI 0xB1300000 /* SPI FLASH MMR */
28 #define AR5315_FLASHBT 0xBfc00000 /* ro boot alias to FLASH */
29 #define AR5315_RAM1 0x40000000 /* ram alias */
30 #define AR5315_PCIEXT 0x80000000 /* pci external */
31 #define AR5315_RAM2 0xc0000000 /* ram alias */
32 #define AR5315_RAM3 0xe0000000 /* ram alias */
33
34 /*
35 * Reset Register
36 */
37 #define AR5315_COLD_RESET (AR5315_DSLBASE + 0x0000)
38
39 /* Cold Reset */
40 #define RESET_COLD_AHB 0x00000001
41 #define RESET_COLD_APB 0x00000002
42 #define RESET_COLD_CPU 0x00000004
43 #define RESET_COLD_CPUWARM 0x00000008
44 #define RESET_SYSTEM (RESET_COLD_CPU | RESET_COLD_APB | RESET_COLD_AHB) /* full system */
45
46 #define AR5317_RESET_SYSTEM 0x00000010
47
48 /* Warm Reset */
49
50 #define AR5315_RESET (AR5315_DSLBASE + 0x0004)
51
52 #define AR5315_RESET_WARM_WLAN0_MAC 0x00000001 /* warm reset WLAN0 MAC */
53 #define AR5315_RESET_WARM_WLAN0_BB 0x00000002 /* warm reset WLAN0 BaseBand */
54 #define AR5315_RESET_MPEGTS_RSVD 0x00000004 /* warm reset MPEG-TS */
55 #define AR5315_RESET_PCIDMA 0x00000008 /* warm reset PCI ahb/dma */
56 #define AR5315_RESET_MEMCTL 0x00000010 /* warm reset memory controller */
57 #define AR5315_RESET_LOCAL 0x00000020 /* warm reset local bus */
58 #define AR5315_RESET_I2C_RSVD 0x00000040 /* warm reset I2C bus */
59 #define AR5315_RESET_SPI 0x00000080 /* warm reset SPI interface */
60 #define AR5315_RESET_UART0 0x00000100 /* warm reset UART0 */
61 #define AR5315_RESET_IR_RSVD 0x00000200 /* warm reset IR interface */
62 #define AR5315_RESET_EPHY0 0x00000400 /* cold reset ENET0 phy */
63 #define AR5315_RESET_ENET0 0x00000800 /* cold reset ENET0 mac */
64
65 /*
66 * AHB master arbitration control
67 */
68 #define AR5315_AHB_ARB_CTL (AR5315_DSLBASE + 0x0008)
69
70 #define ARB_CPU 0x00000001 /* CPU, default */
71 #define ARB_WLAN 0x00000002 /* WLAN */
72 #define ARB_MPEGTS_RSVD 0x00000004 /* MPEG-TS */
73 #define ARB_LOCAL 0x00000008 /* LOCAL */
74 #define ARB_PCI 0x00000010 /* PCI */
75 #define ARB_ETHERNET 0x00000020 /* Ethernet */
76 #define ARB_RETRY 0x00000100 /* retry policy, debug only */
77
78 /*
79 * Config Register
80 */
81 #define AR5315_ENDIAN_CTL (AR5315_DSLBASE + 0x000c)
82
83 #define CONFIG_AHB 0x00000001 /* EC - AHB bridge endianess */
84 #define CONFIG_WLAN 0x00000002 /* WLAN byteswap */
85 #define CONFIG_MPEGTS_RSVD 0x00000004 /* MPEG-TS byteswap */
86 #define CONFIG_PCI 0x00000008 /* PCI byteswap */
87 #define CONFIG_MEMCTL 0x00000010 /* Memory controller endianess */
88 #define CONFIG_LOCAL 0x00000020 /* Local bus byteswap */
89 #define CONFIG_ETHERNET 0x00000040 /* Ethernet byteswap */
90
91 #define CONFIG_MERGE 0x00000200 /* CPU write buffer merge */
92 #define CONFIG_CPU 0x00000400 /* CPU big endian */
93 #define CONFIG_PCIAHB 0x00000800
94 #define CONFIG_PCIAHB_BRIDGE 0x00001000
95 #define CONFIG_SPI 0x00008000 /* SPI byteswap */
96 #define CONFIG_CPU_DRAM 0x00010000
97 #define CONFIG_CPU_PCI 0x00020000
98 #define CONFIG_CPU_MMR 0x00040000
99 #define CONFIG_BIG 0x00000400
100
101
102 /*
103 * NMI control
104 */
105 #define AR5315_NMI_CTL (AR5315_DSLBASE + 0x0010)
106
107 #define NMI_EN 1
108
109 /*
110 * Revision Register - Initial value is 0x3010 (WMAC 3.0, AR531X 1.0).
111 */
112 #define AR5315_SREV (AR5315_DSLBASE + 0x0014)
113
114 #define REV_MAJ 0x00f0
115 #define REV_MAJ_S 4
116 #define REV_MIN 0x000f
117 #define REV_MIN_S 0
118 #define REV_CHIP (REV_MAJ|REV_MIN)
119
120 /*
121 * Interface Enable
122 */
123 #define AR5315_IF_CTL (AR5315_DSLBASE + 0x0018)
124
125 #define IF_MASK 0x00000007
126 #define IF_DISABLED 0
127 #define IF_PCI 1
128 #define IF_TS_LOCAL 2
129 #define IF_ALL 3 /* only for emulation with separate pins */
130 #define IF_LOCAL_HOST 0x00000008
131 #define IF_PCI_HOST 0x00000010
132 #define IF_PCI_INTR 0x00000020
133 #define IF_PCI_CLK_MASK 0x00030000
134 #define IF_PCI_CLK_INPUT 0
135 #define IF_PCI_CLK_OUTPUT_LOW 1
136 #define IF_PCI_CLK_OUTPUT_CLK 2
137 #define IF_PCI_CLK_OUTPUT_HIGH 3
138 #define IF_PCI_CLK_SHIFT 16
139
140
141 /* Major revision numbers, bits 7..4 of Revision ID register */
142 #define REV_MAJ_AR5311 0x01
143 #define REV_MAJ_AR5312 0x04
144 #define REV_MAJ_AR5315 0x0B
145
146 /*
147 * APB Interrupt control
148 */
149
150 #define AR5315_ISR (AR5315_DSLBASE + 0x0020)
151 #define AR5315_IMR (AR5315_DSLBASE + 0x0024)
152 #define AR5315_GISR (AR5315_DSLBASE + 0x0028)
153
154 #define AR5315_ISR_UART0 0x0001 /* high speed UART */
155 #define AR5315_ISR_I2C_RSVD 0x0002 /* I2C bus */
156 #define AR5315_ISR_SPI 0x0004 /* SPI bus */
157 #define AR5315_ISR_AHB 0x0008 /* AHB error */
158 #define AR5315_ISR_APB 0x0010 /* APB error */
159 #define AR5315_ISR_TIMER 0x0020 /* timer */
160 #define AR5315_ISR_GPIO 0x0040 /* GPIO */
161 #define AR5315_ISR_WD 0x0080 /* watchdog */
162 #define AR5315_ISR_IR_RSVD 0x0100 /* IR */
163
164 #define AR5315_GISR_MISC 0x0001
165 #define AR5315_GISR_WLAN0 0x0002
166 #define AR5315_GISR_MPEGTS_RSVD 0x0004
167 #define AR5315_GISR_LOCALPCI 0x0008
168 #define AR5315_GISR_WMACPOLL 0x0010
169 #define AR5315_GISR_TIMER 0x0020
170 #define AR5315_GISR_ETHERNET 0x0040
171
172 /*
173 * Interrupt routing from IO to the processor IP bits
174 * Define our inter mask and level
175 */
176 #define AR5315_INTR_MISCIO SR_IBIT3
177 #define AR5315_INTR_WLAN0 SR_IBIT4
178 #define AR5315_INTR_ENET0 SR_IBIT5
179 #define AR5315_INTR_LOCALPCI SR_IBIT6
180 #define AR5315_INTR_WMACPOLL SR_IBIT7
181 #define AR5315_INTR_COMPARE SR_IBIT8
182
183 /*
184 * Timers
185 */
186 #define AR5315_TIMER (AR5315_DSLBASE + 0x0030)
187 #define AR5315_RELOAD (AR5315_DSLBASE + 0x0034)
188 #define AR5315_WD (AR5315_DSLBASE + 0x0038)
189 #define AR5315_WDC (AR5315_DSLBASE + 0x003c)
190
191 #define WDC_RESET 0x00000002 /* reset on watchdog */
192 #define WDC_NMI 0x00000001 /* NMI on watchdog */
193 #define WDC_IGNORE_EXPIRATION 0x00000000
194
195 /*
196 * CPU Performance Counters
197 */
198 #define AR5315_PERFCNT0 (AR5315_DSLBASE + 0x0048)
199 #define AR5315_PERFCNT1 (AR5315_DSLBASE + 0x004c)
200
201 #define PERF_DATAHIT 0x0001 /* Count Data Cache Hits */
202 #define PERF_DATAMISS 0x0002 /* Count Data Cache Misses */
203 #define PERF_INSTHIT 0x0004 /* Count Instruction Cache Hits */
204 #define PERF_INSTMISS 0x0008 /* Count Instruction Cache Misses */
205 #define PERF_ACTIVE 0x0010 /* Count Active Processor Cycles */
206 #define PERF_WBHIT 0x0020 /* Count CPU Write Buffer Hits */
207 #define PERF_WBMISS 0x0040 /* Count CPU Write Buffer Misses */
208
209 #define PERF_EB_ARDY 0x0001 /* Count EB_ARdy signal */
210 #define PERF_EB_AVALID 0x0002 /* Count EB_AValid signal */
211 #define PERF_EB_WDRDY 0x0004 /* Count EB_WDRdy signal */
212 #define PERF_EB_RDVAL 0x0008 /* Count EB_RdVal signal */
213 #define PERF_VRADDR 0x0010 /* Count valid read address cycles */
214 #define PERF_VWADDR 0x0020 /* Count valid write address cycles */
215 #define PERF_VWDATA 0x0040 /* Count valid write data cycles */
216
217 /*
218 * AHB Error Reporting.
219 */
220 #define AR5315_AHB_ERR0 (AR5315_DSLBASE + 0x0050) /* error */
221 #define AR5315_AHB_ERR1 (AR5315_DSLBASE + 0x0054) /* haddr */
222 #define AR5315_AHB_ERR2 (AR5315_DSLBASE + 0x0058) /* hwdata */
223 #define AR5315_AHB_ERR3 (AR5315_DSLBASE + 0x005c) /* hrdata */
224 #define AR5315_AHB_ERR4 (AR5315_DSLBASE + 0x0060) /* status */
225
226 #define AHB_ERROR_DET 1 /* AHB Error has been detected, */
227 /* write 1 to clear all bits in ERR0 */
228 #define AHB_ERROR_OVR 2 /* AHB Error overflow has been detected */
229 #define AHB_ERROR_WDT 4 /* AHB Error due to wdt instead of hresp */
230
231 #define PROCERR_HMAST 0x0000000f
232 #define PROCERR_HMAST_DFLT 0
233 #define PROCERR_HMAST_WMAC 1
234 #define PROCERR_HMAST_ENET 2
235 #define PROCERR_HMAST_PCIENDPT 3
236 #define PROCERR_HMAST_LOCAL 4
237 #define PROCERR_HMAST_CPU 5
238 #define PROCERR_HMAST_PCITGT 6
239
240 #define PROCERR_HMAST_S 0
241 #define PROCERR_HWRITE 0x00000010
242 #define PROCERR_HSIZE 0x00000060
243 #define PROCERR_HSIZE_S 5
244 #define PROCERR_HTRANS 0x00000180
245 #define PROCERR_HTRANS_S 7
246 #define PROCERR_HBURST 0x00000e00
247 #define PROCERR_HBURST_S 9
248
249
250
251 /*
252 * Clock Control
253 */
254 #define AR5315_PLLC_CTL (AR5315_DSLBASE + 0x0064)
255 #define AR5315_PLLV_CTL (AR5315_DSLBASE + 0x0068)
256 #define AR5315_CPUCLK (AR5315_DSLBASE + 0x006c)
257 #define AR5315_AMBACLK (AR5315_DSLBASE + 0x0070)
258 #define AR5315_SYNCCLK (AR5315_DSLBASE + 0x0074)
259 #define AR5315_DSL_SLEEP_CTL (AR5315_DSLBASE + 0x0080)
260 #define AR5315_DSL_SLEEP_DUR (AR5315_DSLBASE + 0x0084)
261
262 /* PLLc Control fields */
263 #define PLLC_REF_DIV_M 0x00000003
264 #define PLLC_REF_DIV_S 0
265 #define PLLC_FDBACK_DIV_M 0x0000007C
266 #define PLLC_FDBACK_DIV_S 2
267 #define PLLC_ADD_FDBACK_DIV_M 0x00000080
268 #define PLLC_ADD_FDBACK_DIV_S 7
269 #define PLLC_CLKC_DIV_M 0x0001c000
270 #define PLLC_CLKC_DIV_S 14
271 #define PLLC_CLKM_DIV_M 0x00700000
272 #define PLLC_CLKM_DIV_S 20
273
274 /* CPU CLK Control fields */
275 #define CPUCLK_CLK_SEL_M 0x00000003
276 #define CPUCLK_CLK_SEL_S 0
277 #define CPUCLK_CLK_DIV_M 0x0000000c
278 #define CPUCLK_CLK_DIV_S 2
279
280 /* AMBA CLK Control fields */
281 #define AMBACLK_CLK_SEL_M 0x00000003
282 #define AMBACLK_CLK_SEL_S 0
283 #define AMBACLK_CLK_DIV_M 0x0000000c
284 #define AMBACLK_CLK_DIV_S 2
285
286 #if defined(COBRA_EMUL)
287 #define AR5315_AMBA_CLOCK_RATE 20000000
288 #define AR5315_CPU_CLOCK_RATE 40000000
289 #else
290 #if defined(DEFAULT_PLL)
291 #define AR5315_AMBA_CLOCK_RATE 40000000
292 #define AR5315_CPU_CLOCK_RATE 40000000
293 #else
294 #define AR5315_AMBA_CLOCK_RATE 92000000
295 #define AR5315_CPU_CLOCK_RATE 184000000
296 #endif /* ! DEFAULT_PLL */
297 #endif /* ! COBRA_EMUL */
298
299 #define AR5315_UART_CLOCK_RATE AR5315_AMBA_CLOCK_RATE
300 #define AR5315_SDRAM_CLOCK_RATE AR5315_AMBA_CLOCK_RATE
301
302 /*
303 * The UART computes baud rate as:
304 * baud = clock / (16 * divisor)
305 * where divisor is specified as a High Byte (DLM) and a Low Byte (DLL).
306 */
307 #define DESIRED_BAUD_RATE 38400
308
309
310 #define CLOCKCTL_UART0 0x0010 /* enable UART0 external clock */
311
312
313 /*
314 * Applicable "PCICFG" bits for WLAN(s). Assoc status and LED mode.
315 */
316 #define ASSOC_STATUS_M 0x00000003
317 #define ASSOC_STATUS_NONE 0
318 #define ASSOC_STATUS_PENDING 1
319 #define ASSOC_STATUS_ASSOCIATED 2
320 #define LED_MODE_M 0x0000001c
321 #define LED_BLINK_THRESHOLD_M 0x000000e0
322 #define LED_SLOW_BLINK_MODE 0x00000100
323
324 /*
325 * GPIO
326 */
327
328 #define AR5315_GPIO_DI (AR5315_DSLBASE + 0x0088)
329 #define AR5315_GPIO_DO (AR5315_DSLBASE + 0x0090)
330 #define AR5315_GPIO_CR (AR5315_DSLBASE + 0x0098)
331 #define AR5315_GPIO_INT (AR5315_DSLBASE + 0x00a0)
332
333 #define AR5315_GPIO_CR_M(x) (1 << (x)) /* mask for i/o */
334 #define AR5315_GPIO_CR_O(x) (1 << (x)) /* output */
335 #define AR5315_GPIO_CR_I(x) (0 << (x)) /* input */
336
337 #define AR5315_GPIO_INT_S(x,Y) ((x) << (8 * (Y))) /* interrupt enable */
338 #define AR5315_GPIO_INT_M(Y) ((0x3F) << (8 * (Y))) /* mask for int */
339 #define AR5315_GPIO_INT_LVL(x,Y) ((x) << (8 * (Y) + 6)) /* interrupt level */
340 #define AR5315_GPIO_INT_LVL_M(Y) ((0x3) << (8 * (Y) + 6)) /* mask for int level */
341
342 #define AR5315_RESET_GPIO 5
343 #define AR5315_NUM_GPIO 22
344
345
346 /*
347 * PCI Clock Control
348 */
349
350 #define AR5315_PCICLK (AR5315_DSLBASE + 0x00a4)
351
352 #define PCICLK_INPUT_M 0x3
353 #define PCICLK_INPUT_S 0
354
355 #define PCICLK_PLLC_CLKM 0
356 #define PCICLK_PLLC_CLKM1 1
357 #define PCICLK_PLLC_CLKC 2
358 #define PCICLK_REF_CLK 3
359
360 #define PCICLK_DIV_M 0xc
361 #define PCICLK_DIV_S 2
362
363 #define PCICLK_IN_FREQ 0
364 #define PCICLK_IN_FREQ_DIV_6 1
365 #define PCICLK_IN_FREQ_DIV_8 2
366 #define PCICLK_IN_FREQ_DIV_10 3
367
368 /*
369 * Observation Control Register
370 */
371 #define AR5315_OCR (AR5315_DSLBASE + 0x00b0)
372 #define OCR_GPIO0_IRIN 0x0040
373 #define OCR_GPIO1_IROUT 0x0080
374 #define OCR_GPIO3_RXCLR 0x0200
375
376 /*
377 * General Clock Control
378 */
379
380 #define AR5315_MISCCLK (AR5315_DSLBASE + 0x00b4)
381 #define MISCCLK_PLLBYPASS_EN 0x00000001
382 #define MISCCLK_PROCREFCLK 0x00000002
383
384 /*
385 * SDRAM Controller
386 * - No read or write buffers are included.
387 */
388 #define AR5315_MEM_CFG (AR5315_SDRAMCTL + 0x00)
389 #define AR5315_MEM_CTRL (AR5315_SDRAMCTL + 0x0c)
390 #define AR5315_MEM_REF (AR5315_SDRAMCTL + 0x10)
391
392 #define SDRAM_DATA_WIDTH_M 0x00006000
393 #define SDRAM_DATA_WIDTH_S 13
394
395 #define SDRAM_COL_WIDTH_M 0x00001E00
396 #define SDRAM_COL_WIDTH_S 9
397
398 #define SDRAM_ROW_WIDTH_M 0x000001E0
399 #define SDRAM_ROW_WIDTH_S 5
400
401 #define SDRAM_BANKADDR_BITS_M 0x00000018
402 #define SDRAM_BANKADDR_BITS_S 3
403
404 /*
405 * SPI Flash Interface Registers
406 */
407
408 #define AR5315_SPI_CTL (AR5315_SPI + 0x00)
409 #define AR5315_SPI_OPCODE (AR5315_SPI + 0x04)
410 #define AR5315_SPI_DATA (AR5315_SPI + 0x08)
411
412 #define SPI_CTL_START 0x00000100
413 #define SPI_CTL_BUSY 0x00010000
414 #define SPI_CTL_TXCNT_MASK 0x0000000f
415 #define SPI_CTL_RXCNT_MASK 0x000000f0
416 #define SPI_CTL_TX_RX_CNT_MASK 0x000000ff
417 #define SPI_CTL_SIZE_MASK 0x00060000
418
419 #define SPI_CTL_CLK_SEL_MASK 0x03000000
420 #define SPI_OPCODE_MASK 0x000000ff
421
422 /*
423 * PCI-MAC Configuration registers
424 */
425 #define PCI_MAC_RC (AR5315_PCI + 0x4000)
426 #define PCI_MAC_SCR (AR5315_PCI + 0x4004)
427 #define PCI_MAC_INTPEND (AR5315_PCI + 0x4008)
428 #define PCI_MAC_SFR (AR5315_PCI + 0x400C)
429 #define PCI_MAC_PCICFG (AR5315_PCI + 0x4010)
430 #define PCI_MAC_SREV (AR5315_PCI + 0x4020)
431
432 #define PCI_MAC_RC_MAC 0x00000001
433 #define PCI_MAC_RC_BB 0x00000002
434
435 #define PCI_MAC_SCR_SLMODE_M 0x00030000
436 #define PCI_MAC_SCR_SLMODE_S 16
437 #define PCI_MAC_SCR_SLM_FWAKE 0
438 #define PCI_MAC_SCR_SLM_FSLEEP 1
439 #define PCI_MAC_SCR_SLM_NORMAL 2
440
441 #define PCI_MAC_SFR_SLEEP 0x00000001
442
443 #define PCI_MAC_PCICFG_SPWR_DN 0x00010000
444
445
446 /*
447 * PCI Bus Interface Registers
448 */
449 #define AR5315_PCI_1MS_REG (AR5315_PCI + 0x0008)
450 #define AR5315_PCI_1MS_MASK 0x3FFFF /* # of AHB clk cycles in 1ms */
451
452 #define AR5315_PCI_MISC_CONFIG (AR5315_PCI + 0x000c)
453 #define AR5315_PCIMISC_TXD_EN 0x00000001 /* Enable TXD for fragments */
454 #define AR5315_PCIMISC_CFG_SEL 0x00000002 /* mem or config cycles */
455 #define AR5315_PCIMISC_GIG_MASK 0x0000000C /* bits 31-30 for pci req */
456 #define AR5315_PCIMISC_RST_MODE 0x00000030
457 #define AR5315_PCIRST_INPUT 0x00000000 /* 4:5=0 rst is input */
458 #define AR5315_PCIRST_LOW 0x00000010 /* 4:5=1 rst to GND */
459 #define AR5315_PCIRST_HIGH 0x00000020 /* 4:5=2 rst to VDD */
460 #define AR5315_PCIGRANT_EN 0x00000000 /* 6:7=0 early grant en */
461 #define AR5315_PCIGRANT_FRAME 0x00000040 /* 6:7=1 grant waits 4 frame */
462 #define AR5315_PCIGRANT_IDLE 0x00000080 /* 6:7=2 grant waits 4 idle */
463 #define AR5315_PCIGRANT_GAP 0x00000000 /* 6:7=2 grant waits 4 idle */
464 #define AR5315_PCICACHE_DIS 0x00001000 /* PCI external access cache disable */
465
466 #define AR5315_PCI_OUT_TSTAMP (AR5315_PCI + 0x0010)
467
468 #define AR5315_PCI_UNCACHE_CFG (AR5315_PCI + 0x0014)
469
470 #define AR5315_PCI_IN_EN (AR5315_PCI + 0x0100)
471 #define AR5315_PCI_IN_EN0 0x01 /* Enable chain 0 */
472 #define AR5315_PCI_IN_EN1 0x02 /* Enable chain 1 */
473 #define AR5315_PCI_IN_EN2 0x04 /* Enable chain 2 */
474 #define AR5315_PCI_IN_EN3 0x08 /* Enable chain 3 */
475
476 #define AR5315_PCI_IN_DIS (AR5315_PCI + 0x0104)
477 #define AR5315_PCI_IN_DIS0 0x01 /* Disable chain 0 */
478 #define AR5315_PCI_IN_DIS1 0x02 /* Disable chain 1 */
479 #define AR5315_PCI_IN_DIS2 0x04 /* Disable chain 2 */
480 #define AR5315_PCI_IN_DIS3 0x08 /* Disable chain 3 */
481
482 #define AR5315_PCI_IN_PTR (AR5315_PCI + 0x0200)
483
484 #define AR5315_PCI_OUT_EN (AR5315_PCI + 0x0400)
485 #define AR5315_PCI_OUT_EN0 0x01 /* Enable chain 0 */
486
487 #define AR5315_PCI_OUT_DIS (AR5315_PCI + 0x0404)
488 #define AR5315_PCI_OUT_DIS0 0x01 /* Disable chain 0 */
489
490 #define AR5315_PCI_OUT_PTR (AR5315_PCI + 0x0408)
491
492 #define AR5315_PCI_INT_STATUS (AR5315_PCI + 0x0500) /* write one to clr */
493 #define AR5315_PCI_TXINT 0x00000001 /* Desc In Completed */
494 #define AR5315_PCI_TXOK 0x00000002 /* Desc In OK */
495 #define AR5315_PCI_TXERR 0x00000004 /* Desc In ERR */
496 #define AR5315_PCI_TXEOL 0x00000008 /* Desc In End-of-List */
497 #define AR5315_PCI_RXINT 0x00000010 /* Desc Out Completed */
498 #define AR5315_PCI_RXOK 0x00000020 /* Desc Out OK */
499 #define AR5315_PCI_RXERR 0x00000040 /* Desc Out ERR */
500 #define AR5315_PCI_RXEOL 0x00000080 /* Desc Out EOL */
501 #define AR5315_PCI_TXOOD 0x00000200 /* Desc In Out-of-Desc */
502 #define AR5315_PCI_MASK 0x0000FFFF /* Desc Mask */
503 #define AR5315_PCI_EXT_INT 0x02000000
504 #define AR5315_PCI_ABORT_INT 0x04000000
505
506 #define AR5315_PCI_INT_MASK (AR5315_PCI + 0x0504) /* same as INT_STATUS */
507
508 #define AR5315_PCI_INTEN_REG (AR5315_PCI + 0x0508)
509 #define AR5315_PCI_INT_DISABLE 0x00 /* disable pci interrupts */
510 #define AR5315_PCI_INT_ENABLE 0x01 /* enable pci interrupts */
511
512 #define AR5315_PCI_HOST_IN_EN (AR5315_PCI + 0x0800)
513 #define AR5315_PCI_HOST_IN_DIS (AR5315_PCI + 0x0804)
514 #define AR5315_PCI_HOST_IN_PTR (AR5315_PCI + 0x0810)
515 #define AR5315_PCI_HOST_OUT_EN (AR5315_PCI + 0x0900)
516 #define AR5315_PCI_HOST_OUT_DIS (AR5315_PCI + 0x0904)
517 #define AR5315_PCI_HOST_OUT_PTR (AR5315_PCI + 0x0908)
518
519
520 /*
521 * Local Bus Interface Registers
522 */
523 #define AR5315_LB_CONFIG (AR5315_LOCAL + 0x0000)
524 #define AR5315_LBCONF_OE 0x00000001 /* =1 OE is low-true */
525 #define AR5315_LBCONF_CS0 0x00000002 /* =1 first CS is low-true */
526 #define AR5315_LBCONF_CS1 0x00000004 /* =1 2nd CS is low-true */
527 #define AR5315_LBCONF_RDY 0x00000008 /* =1 RDY is low-true */
528 #define AR5315_LBCONF_WE 0x00000010 /* =1 Write En is low-true */
529 #define AR5315_LBCONF_WAIT 0x00000020 /* =1 WAIT is low-true */
530 #define AR5315_LBCONF_ADS 0x00000040 /* =1 Adr Strobe is low-true */
531 #define AR5315_LBCONF_MOT 0x00000080 /* =0 Intel, =1 Motorola */
532 #define AR5315_LBCONF_8CS 0x00000100 /* =1 8 bits CS, 0= 16bits */
533 #define AR5315_LBCONF_8DS 0x00000200 /* =1 8 bits Data S, 0=16bits */
534 #define AR5315_LBCONF_ADS_EN 0x00000400 /* =1 Enable ADS */
535 #define AR5315_LBCONF_ADR_OE 0x00000800 /* =1 Adr cap on OE, WE or DS */
536 #define AR5315_LBCONF_ADDT_MUX 0x00001000 /* =1 Adr and Data share bus */
537 #define AR5315_LBCONF_DATA_OE 0x00002000 /* =1 Data cap on OE, WE, DS */
538 #define AR5315_LBCONF_16DATA 0x00004000 /* =1 Data is 16 bits wide */
539 #define AR5315_LBCONF_SWAPDT 0x00008000 /* =1 Byte swap data */
540 #define AR5315_LBCONF_SYNC 0x00010000 /* =1 Bus synchronous to clk */
541 #define AR5315_LBCONF_INT 0x00020000 /* =1 Intr is low true */
542 #define AR5315_LBCONF_INT_CTR0 0x00000000 /* GND high-Z, Vdd is high-Z */
543 #define AR5315_LBCONF_INT_CTR1 0x00040000 /* GND drive, Vdd is high-Z */
544 #define AR5315_LBCONF_INT_CTR2 0x00080000 /* GND high-Z, Vdd drive */
545 #define AR5315_LBCONF_INT_CTR3 0x000C0000 /* GND drive, Vdd drive */
546 #define AR5315_LBCONF_RDY_WAIT 0x00100000 /* =1 RDY is negative of WAIT */
547 #define AR5315_LBCONF_INT_PULSE 0x00200000 /* =1 Interrupt is a pulse */
548 #define AR5315_LBCONF_ENABLE 0x00400000 /* =1 Falcon respond to LB */
549
550 #define AR5315_LB_CLKSEL (AR5315_LOCAL + 0x0004)
551 #define AR5315_LBCLK_EXT 0x0001 /* use external clk for lb */
552
553 #define AR5315_LB_1MS (AR5315_LOCAL + 0x0008)
554 #define AR5315_LB1MS_MASK 0x3FFFF /* # of AHB clk cycles in 1ms */
555
556 #define AR5315_LB_MISCCFG (AR5315_LOCAL + 0x000C)
557 #define AR5315_LBM_TXD_EN 0x00000001 /* Enable TXD for fragments */
558 #define AR5315_LBM_RX_INTEN 0x00000002 /* Enable LB ints on RX ready */
559 #define AR5315_LBM_MBOXWR_INTEN 0x00000004 /* Enable LB ints on mbox wr */
560 #define AR5315_LBM_MBOXRD_INTEN 0x00000008 /* Enable LB ints on mbox rd */
561 #define AR5315_LMB_DESCSWAP_EN 0x00000010 /* Byte swap desc enable */
562 #define AR5315_LBM_TIMEOUT_MASK 0x00FFFF80
563 #define AR5315_LBM_TIMEOUT_SHFT 7
564 #define AR5315_LBM_PORTMUX 0x07000000
565
566
567 #define AR5315_LB_RXTSOFF (AR5315_LOCAL + 0x0010)
568
569 #define AR5315_LB_TX_CHAIN_EN (AR5315_LOCAL + 0x0100)
570 #define AR5315_LB_TXEN_0 0x01
571 #define AR5315_LB_TXEN_1 0x02
572 #define AR5315_LB_TXEN_2 0x04
573 #define AR5315_LB_TXEN_3 0x08
574
575 #define AR5315_LB_TX_CHAIN_DIS (AR5315_LOCAL + 0x0104)
576 #define AR5315_LB_TX_DESC_PTR (AR5315_LOCAL + 0x0200)
577
578 #define AR5315_LB_RX_CHAIN_EN (AR5315_LOCAL + 0x0400)
579 #define AR5315_LB_RXEN 0x01
580
581 #define AR5315_LB_RX_CHAIN_DIS (AR5315_LOCAL + 0x0404)
582 #define AR5315_LB_RX_DESC_PTR (AR5315_LOCAL + 0x0408)
583
584 #define AR5315_LB_INT_STATUS (AR5315_LOCAL + 0x0500)
585 #define AR5315_INT_TX_DESC 0x0001
586 #define AR5315_INT_TX_OK 0x0002
587 #define AR5315_INT_TX_ERR 0x0004
588 #define AR5315_INT_TX_EOF 0x0008
589 #define AR5315_INT_RX_DESC 0x0010
590 #define AR5315_INT_RX_OK 0x0020
591 #define AR5315_INT_RX_ERR 0x0040
592 #define AR5315_INT_RX_EOF 0x0080
593 #define AR5315_INT_TX_TRUNC 0x0100
594 #define AR5315_INT_TX_STARVE 0x0200
595 #define AR5315_INT_LB_TIMEOUT 0x0400
596 #define AR5315_INT_LB_ERR 0x0800
597 #define AR5315_INT_MBOX_WR 0x1000
598 #define AR5315_INT_MBOX_RD 0x2000
599
600 /* Bit definitions for INT MASK are the same as INT_STATUS */
601 #define AR5315_LB_INT_MASK (AR5315_LOCAL + 0x0504)
602
603 #define AR5315_LB_INT_EN (AR5315_LOCAL + 0x0508)
604 #define AR5315_LB_MBOX (AR5315_LOCAL + 0x0600)
605
606
607
608 /*
609 * IR Interface Registers
610 */
611 #define AR5315_IR_PKTDATA (AR5315_IR + 0x0000)
612
613 #define AR5315_IR_PKTLEN (AR5315_IR + 0x07fc) /* 0 - 63 */
614
615 #define AR5315_IR_CONTROL (AR5315_IR + 0x0800)
616 #define AR5315_IRCTL_TX 0x00000000 /* use as tranmitter */
617 #define AR5315_IRCTL_RX 0x00000001 /* use as receiver */
618 #define AR5315_IRCTL_SAMPLECLK_MASK 0x00003ffe /* Sample clk divisor mask */
619 #define AR5315_IRCTL_SAMPLECLK_SHFT 1
620 #define AR5315_IRCTL_OUTPUTCLK_MASK 0x03ffc000 /* Output clk divisor mask */
621 #define AR5315_IRCTL_OUTPUTCLK_SHFT 14
622
623 #define AR5315_IR_STATUS (AR5315_IR + 0x0804)
624 #define AR5315_IRSTS_RX 0x00000001 /* receive in progress */
625 #define AR5315_IRSTS_TX 0x00000002 /* transmit in progress */
626
627 #define AR5315_IR_CONFIG (AR5315_IR + 0x0808)
628 #define AR5315_IRCFG_INVIN 0x00000001 /* invert input polarity */
629 #define AR5315_IRCFG_INVOUT 0x00000002 /* invert output polarity */
630 #define AR5315_IRCFG_SEQ_START_WIN_SEL 0x00000004 /* 1 => 28, 0 => 7 */
631 #define AR5315_IRCFG_SEQ_START_THRESH 0x000000f0 /* */
632 #define AR5315_IRCFG_SEQ_END_UNIT_SEL 0x00000100 /* */
633 #define AR5315_IRCFG_SEQ_END_UNIT_THRESH 0x00007e00 /* */
634 #define AR5315_IRCFG_SEQ_END_WIN_SEL 0x00008000 /* */
635 #define AR5315_IRCFG_SEQ_END_WIN_THRESH 0x001f0000 /* */
636 #define AR5315_IRCFG_NUM_BACKOFF_WORDS 0x01e00000 /* */
637
638 /*
639 * PCI memory constants: Memory area 1 and 2 are the same size -
640 * (twice the PCI_TLB_PAGE_SIZE). The definition of
641 * CPU_TO_PCI_MEM_SIZE is coupled with the TLB setup routine
642 * sysLib.c/sysTlbInit(), in that it assumes that 2 pages of size
643 * PCI_TLB_PAGE_SIZE are set up in the TLB for each PCI memory space.
644 */
645
646 #define CPU_TO_PCI_MEM_BASE1 0xE0000000
647 #define CPU_TO_PCI_MEM_SIZE1 (2*PCI_TLB_PAGE_SIZE)
648
649
650 /* TLB attributes for PCI transactions */
651
652 #define PCI_MMU_PAGEMASK 0x00003FFF
653 #define MMU_PAGE_UNCACHED 0x00000010
654 #define MMU_PAGE_DIRTY 0x00000004
655 #define MMU_PAGE_VALID 0x00000002
656 #define MMU_PAGE_GLOBAL 0x00000001
657 #define PCI_MMU_PAGEATTRIB (MMU_PAGE_UNCACHED|MMU_PAGE_DIRTY|\
658 MMU_PAGE_VALID|MMU_PAGE_GLOBAL)
659 #define PCI_MEMORY_SPACE1_VIRT 0xE0000000 /* Used for non-prefet mem */
660 #define PCI_MEMORY_SPACE1_PHYS 0x80000000
661 #define PCI_TLB_PAGE_SIZE 0x01000000
662 #define TLB_HI_MASK 0xFFFFE000
663 #define TLB_LO_MASK 0x3FFFFFFF
664 #define PAGEMASK_SHIFT 11
665 #define TLB_LO_SHIFT 6
666
667 #define PCI_MAX_LATENCY 0xFFF /* Max PCI latency */
668
669 #define HOST_PCI_DEV_ID 3
670 #define HOST_PCI_MBAR0 0x10000000
671 #define HOST_PCI_MBAR1 0x20000000
672 #define HOST_PCI_MBAR2 0x30000000
673
674 #define HOST_PCI_SDRAM_BASEADDR HOST_PCI_MBAR1
675 #define PCI_DEVICE_MEM_SPACE 0x800000
676
677 #endif
678