ramips: use gic timer as clocksource for mt7621
[openwrt/svn-archive/archive.git] / target / linux / ramips / patches-4.3 / 0019-arch-mips-ralink-add-mt7621-cpu-feature-overrides.patch
1 From 43372c2be9fcf68bc40c322039c75893ce4e982c Mon Sep 17 00:00:00 2001
2 From: John Crispin <blogic@openwrt.org>
3 Date: Mon, 7 Dec 2015 17:20:47 +0100
4 Subject: [PATCH 19/53] arch: mips: ralink: add mt7621 cpu-feature-overrides
5
6 Signed-off-by: John Crispin <blogic@openwrt.org>
7 ---
8 .../asm/mach-ralink/mt7621/cpu-feature-overrides.h | 65 ++++++++++++++++++++
9 1 file changed, 65 insertions(+)
10 create mode 100644 arch/mips/include/asm/mach-ralink/mt7621/cpu-feature-overrides.h
11
12 diff --git a/arch/mips/include/asm/mach-ralink/mt7621/cpu-feature-overrides.h b/arch/mips/include/asm/mach-ralink/mt7621/cpu-feature-overrides.h
13 new file mode 100644
14 index 0000000..15db1b3
15 --- /dev/null
16 +++ b/arch/mips/include/asm/mach-ralink/mt7621/cpu-feature-overrides.h
17 @@ -0,0 +1,65 @@
18 +/*
19 + * Ralink MT7621 specific CPU feature overrides
20 + *
21 + * Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
22 + * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
23 + * Copyright (C) 2015 Felix Fietkau <nbd@openwrt.org>
24 + *
25 + * This file was derived from: include/asm-mips/cpu-features.h
26 + * Copyright (C) 2003, 2004 Ralf Baechle
27 + * Copyright (C) 2004 Maciej W. Rozycki
28 + *
29 + * This program is free software; you can redistribute it and/or modify it
30 + * under the terms of the GNU General Public License version 2 as published
31 + * by the Free Software Foundation.
32 + *
33 + */
34 +#ifndef _MT7621_CPU_FEATURE_OVERRIDES_H
35 +#define _MT7621_CPU_FEATURE_OVERRIDES_H
36 +
37 +#define cpu_has_tlb 1
38 +#define cpu_has_4kex 1
39 +#define cpu_has_3k_cache 0
40 +#define cpu_has_4k_cache 1
41 +#define cpu_has_tx39_cache 0
42 +#define cpu_has_sb1_cache 0
43 +#define cpu_has_fpu 0
44 +#define cpu_has_32fpr 0
45 +#define cpu_has_counter 1
46 +#define cpu_has_watch 1
47 +#define cpu_has_divec 1
48 +
49 +#define cpu_has_prefetch 1
50 +#define cpu_has_ejtag 1
51 +#define cpu_has_llsc 1
52 +
53 +#define cpu_has_mips16 1
54 +#define cpu_has_mdmx 0
55 +#define cpu_has_mips3d 0
56 +#define cpu_has_smartmips 0
57 +
58 +#define cpu_has_mips32r1 1
59 +#define cpu_has_mips32r2 1
60 +#define cpu_has_mips64r1 0
61 +#define cpu_has_mips64r2 0
62 +
63 +#define cpu_has_dsp 1
64 +#define cpu_has_dsp2 0
65 +#define cpu_has_mipsmt 1
66 +
67 +#define cpu_has_64bits 0
68 +#define cpu_has_64bit_zero_reg 0
69 +#define cpu_has_64bit_gp_regs 0
70 +#define cpu_has_64bit_addresses 0
71 +
72 +#define cpu_dcache_line_size() 32
73 +#define cpu_icache_line_size() 32
74 +
75 +#define cpu_has_dc_aliases 0
76 +#define cpu_has_vtag_icache 0
77 +
78 +#define cpu_has_rixi 0
79 +#define cpu_has_tlbinv 0
80 +#define cpu_has_userlocal 1
81 +
82 +#endif /* _MT7621_CPU_FEATURE_OVERRIDES_H */
83 --
84 1.7.10.4
85