ramips: Fix CM_GCR_CPC_BASE_CPCBASE_{MSK, SHF} values
authorJohn Crispin <john@openwrt.org>
Fri, 11 Dec 2015 15:03:08 +0000 (15:03 +0000)
committerJohn Crispin <john@openwrt.org>
Fri, 11 Dec 2015 15:03:08 +0000 (15:03 +0000)
Update CM_GCR_CPC_BASE_CPCBASE_{MSK,SHF} to match datasheet

Signed-off-by: Nikolay Martynov <mar.kolya@gmail.com>
SVN-Revision: 47840

target/linux/ramips/patches-4.3/0059-correct-CPC_BASE_MASK.patch [new file with mode: 0644]

diff --git a/target/linux/ramips/patches-4.3/0059-correct-CPC_BASE_MASK.patch b/target/linux/ramips/patches-4.3/0059-correct-CPC_BASE_MASK.patch
new file mode 100644 (file)
index 0000000..b267137
--- /dev/null
@@ -0,0 +1,13 @@
+--- a/arch/mips/include/asm/mips-cm.h
++++ b/arch/mips/include/asm/mips-cm.h
+@@ -270,8 +270,8 @@ BUILD_CM_Cx_R_(tcid_8_priority,    0x80)
+ #define CM_GCR_GIC_BASE_GICEN_MSK             (_ULCAST_(0x1) << 0)
+ /* GCR_CPC_BASE register fields */
+-#define CM_GCR_CPC_BASE_CPCBASE_SHF           17
+-#define CM_GCR_CPC_BASE_CPCBASE_MSK           (_ULCAST_(0x7fff) << 17)
++#define CM_GCR_CPC_BASE_CPCBASE_SHF           15
++#define CM_GCR_CPC_BASE_CPCBASE_MSK           (_ULCAST_(0x1ffff) << 15)
+ #define CM_GCR_CPC_BASE_CPCEN_SHF             0
+ #define CM_GCR_CPC_BASE_CPCEN_MSK             (_ULCAST_(0x1) << 0)