ar71xx: add support for Wallys DR342
authorPiotr Dymacz <pepe2k@gmail.com>
Mon, 23 Oct 2017 11:30:20 +0000 (13:30 +0200)
committerPiotr Dymacz <pepe2k@gmail.com>
Tue, 14 Nov 2017 21:36:46 +0000 (22:36 +0100)
Wallys DR342 is a 5 GHz, 2T2R AP/CPE board based on Atheros AR9342.

Short specification:

- 560/450/225 MHz (CPU/DDR/AHB)
- 1x Gbps Ethernet (AR8035) with passive PoE support (24-56 V)
- 64 MB of RAM (DDR2)
- 16 MB of FLASH
- 2T2R 5 GHz with external FEM (SKY85728-11), up to 30 dBm
- 2x MMCX connectors
- miniPCIe connector with PCIe and USB 2.0 buses
- optional miniSIM slot
- 7x LED, 1x button
- UART, (E)JTAG and LED headers
- 1x DC jack for main power (12-56 V)

Flash instruction (do it under U-Boot, using UART):

1. tftp 0x82000000 lede-ar71xx-generic-dr342-squashfs-sysupgrade.bin
2. erase 0x9f050000 +$filesize
3. cp.b $fileaddr 0x9f050000 $filesize
4. setenv bootcmd "bootm 0x9f050000"
5. saveenv && reset

Signed-off-by: Piotr Dymacz <pepe2k@gmail.com>
13 files changed:
target/linux/ar71xx/base-files/etc/board.d/02_network
target/linux/ar71xx/base-files/etc/diag.sh
target/linux/ar71xx/base-files/lib/ar71xx.sh
target/linux/ar71xx/base-files/lib/upgrade/platform.sh
target/linux/ar71xx/config-4.4
target/linux/ar71xx/config-4.9
target/linux/ar71xx/files/arch/mips/ath79/Kconfig.openwrt
target/linux/ar71xx/files/arch/mips/ath79/Makefile
target/linux/ar71xx/files/arch/mips/ath79/mach-dr344.c
target/linux/ar71xx/files/arch/mips/ath79/machtypes.h
target/linux/ar71xx/image/generic.mk
target/linux/ar71xx/mikrotik/config-default
target/linux/ar71xx/nand/config-default

index e5a943374fc0975931af2808e0bd246b9093f7fa..78e04627ac2a614eca381234f027f590efc3488a 100755 (executable)
@@ -70,6 +70,7 @@ ar71xx_setup_interfaces()
        cap4200ag|\
        cf-e380ac-v1|\
        cf-e380ac-v2|\
+       dr342|\
        eap120|\
        eap300v2|\
        eap7660d|\
index 5ef620b861cbe0bb99a06d22f9fd270ba34ace7e..42edd0233be218527a013715945cad2b7e54d0e7 100644 (file)
@@ -38,6 +38,7 @@ get_status_led() {
        ap531b0|\
        cpe505n|\
        db120|\
+       dr342|\
        dr344|\
        tew-632brp|\
        tl-wr942n-v1|\
index 99035632e634a15af8d7f8221e3d4cf5c54ef110..fd3f94d2204c5c06c14f3898996eb02be8112135 100755 (executable)
@@ -603,6 +603,9 @@ ar71xx_board_detect() {
        *"Domino Pi")
                name="gl-domino"
                ;;
+       *"DR342")
+               name="dr342"
+               ;;
        *"DR344")
                name="dr344"
                ;;
index 18e5e41dd0339c6eaa2ec1e71d65e01c0782ed4d..c798ebe8438fe52b7206b25e65d3939f9bac3f04 100755 (executable)
@@ -238,6 +238,7 @@ platform_check_image() {
        dlan-hotspot|\
        dlan-pro-1200-ac|\
        dlan-pro-500-wp|\
+       dr342|\
        dr531|\
        dragino2|\
        ebr-2310-c1|\
index 4793bf4deba5926585a9667390f5d96e7a20b35a..200a592940e04a41f3aa2f678395b3ff333ac2d9 100644 (file)
@@ -95,6 +95,7 @@ CONFIG_ATH79_MACH_DLAN_HOTSPOT=y
 CONFIG_ATH79_MACH_DLAN_PRO_1200_AC=y
 CONFIG_ATH79_MACH_DLAN_PRO_500_WP=y
 # CONFIG_ATH79_MACH_DOMYWIFI_DW33D is not set
+CONFIG_ATH79_MACH_DR342=y
 CONFIG_ATH79_MACH_DR344=y
 CONFIG_ATH79_MACH_DR531=y
 CONFIG_ATH79_MACH_DRAGINO2=y
index 84b2a0b72be8e59238e001606a5031a3b648f972..78668e09492dfa5324aac0e9cf52c82a12e2b6c9 100644 (file)
@@ -93,6 +93,7 @@ CONFIG_ATH79_MACH_DLAN_HOTSPOT=y
 CONFIG_ATH79_MACH_DLAN_PRO_1200_AC=y
 CONFIG_ATH79_MACH_DLAN_PRO_500_WP=y
 # CONFIG_ATH79_MACH_DOMYWIFI_DW33D is not set
+CONFIG_ATH79_MACH_DR342=y
 CONFIG_ATH79_MACH_DR344=y
 CONFIG_ATH79_MACH_DR531=y
 CONFIG_ATH79_MACH_DRAGINO2=y
index 8facdd2b74dd692479d8ee7c38a0694a6ecfbb93..453893a62e532958554b94943917a1eea1178097 100644 (file)
@@ -638,9 +638,21 @@ config ATH79_MACH_DOMYWIFI_DW33D
        select ATH79_DEV_WMAC
        select ATH79_DEV_USB
 
+config ATH79_MACH_DR342
+       bool "Wallys DR342 board support"
+       select SOC_AR934X
+       select ATH79_DEV_AP9X_PCI if PCI
+       select ATH79_DEV_ETH
+       select ATH79_DEV_GPIO_BUTTONS
+       select ATH79_DEV_LEDS_GPIO
+       select ATH79_DEV_M25P80
+       select ATH79_DEV_USB
+       select ATH79_DEV_WMAC
+
 config ATH79_MACH_DR344
        bool "Wallys DR344 board support"
        select SOC_AR934X
+       select ATH79_DEV_AP9X_PCI if PCI
        select ATH79_DEV_ETH
        select ATH79_DEV_GPIO_BUTTONS
        select ATH79_DEV_LEDS_GPIO
index 7d12282baa598c0144f5310ef13fc7769341e59b..529e0b81b1dee04bebf2ca536d642e347fd5af6c 100644 (file)
@@ -102,6 +102,7 @@ obj-$(CONFIG_ATH79_MACH_DLAN_HOTSPOT)               += mach-dlan-hotspot.o
 obj-$(CONFIG_ATH79_MACH_DLAN_PRO_1200_AC)      += mach-dlan-pro-1200-ac.o
 obj-$(CONFIG_ATH79_MACH_DLAN_PRO_500_WP)       += mach-dlan-pro-500-wp.o
 obj-$(CONFIG_ATH79_MACH_DOMYWIFI_DW33D)                += mach-domywifi-dw33d.o
+obj-$(CONFIG_ATH79_MACH_DR342)                 += mach-dr344.o
 obj-$(CONFIG_ATH79_MACH_DR344)                 += mach-dr344.o
 obj-$(CONFIG_ATH79_MACH_DR531)                 += mach-dr531.o
 obj-$(CONFIG_ATH79_MACH_DRAGINO2)              += mach-dragino2.o
index 42839271d9e5897a705196c0eafef1578355a52f..870adbe08332cc1051c62d2c333fb045ee7e1669 100644 (file)
@@ -1,9 +1,10 @@
 /*
- * Wallys DR344 board support
+ * Wallys DR342/DR344 boards support
  *
  * Copyright (c) 2011 Qualcomm Atheros
  * Copyright (c) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  * Copyright (c) 2015 Philippe Duchein <wireless-dev@duchein.net>
+ * Copyright (c) 2017 Piotr Dymacz <pepe2k@gmail.com>
  *
  * Permission to use, copy, modify, and/or distribute this software for any
  * purpose with or without fee is hereby granted, provided that the above
 #include "dev-wmac.h"
 #include "machtypes.h"
 
-#define DR344_GPIO_LED_SIG1            12
-#define DR344_GPIO_LED_SIG2            13
-#define DR344_GPIO_LED_SIG3            14
-#define DR344_GPIO_LED_SIG4            15
-#define DR344_GPIO_LED_STATUS          11
+#define DR34X_GPIO_LED_SIG1            12
+#define DR34X_GPIO_LED_SIG2            13
+#define DR34X_GPIO_LED_SIG3            14
+#define DR34X_GPIO_LED_SIG4            15
+#define DR34X_GPIO_LED_STATUS          11
 #define DR344_GPIO_LED_LAN             17
 #define DR344_GPIO_EXTERNAL_LNA0       18
 #define DR344_GPIO_EXTERNAL_LNA1       19
 
-#define DR344_GPIO_BTN_RESET           16
+#define DR34X_GPIO_BTN_RESET           16
 
 #define DR344_KEYS_POLL_INTERVAL       20      /* msecs */
 #define DR344_KEYS_DEBOUNCE_INTERVAL   (3 * DR344_KEYS_POLL_INTERVAL)
 
-#define DR344_MAC0_OFFSET              0
-#define DR344_MAC1_OFFSET              8
-#define DR344_WMAC_CALDATA_OFFSET      0x1000
-#define DR344_PCIE_CALDATA_OFFSET      0x5000
+#define DR34X_MAC0_OFFSET              0
+#define DR34X_MAC1_OFFSET              8
+#define DR34X_WMAC_CALDATA_OFFSET      0x1000
+
+static struct gpio_led dr342_leds_gpio[] __initdata = {
+       {
+               .name           = "dr342:green:status",
+               .gpio           = DR34X_GPIO_LED_STATUS,
+               .active_low     = 1,
+       },
+       {
+               .name           = "dr342:green:sig1",
+               .gpio           = DR34X_GPIO_LED_SIG1,
+               .active_low     = 1,
+       },
+       {
+               .name           = "dr342:green:sig2",
+               .gpio           = DR34X_GPIO_LED_SIG2,
+               .active_low     = 1,
+       },
+       {
+               .name           = "dr342:green:sig3",
+               .gpio           = DR34X_GPIO_LED_SIG3,
+               .active_low     = 1,
+       },
+       {
+               .name           = "dr342:green:sig4",
+               .gpio           = DR34X_GPIO_LED_SIG4,
+               .active_low     = 1,
+       }
+};
 
 static struct gpio_led dr344_leds_gpio[] __initdata = {
        {
@@ -66,96 +94,82 @@ static struct gpio_led dr344_leds_gpio[] __initdata = {
        },
        {
                .name           = "dr344:green:status",
-               .gpio           = DR344_GPIO_LED_STATUS,
+               .gpio           = DR34X_GPIO_LED_STATUS,
                .active_low     = 1,
        },
        {
                .name           = "dr344:green:sig1",
-               .gpio           = DR344_GPIO_LED_SIG1,
+               .gpio           = DR34X_GPIO_LED_SIG1,
                .active_low     = 1,
        },
        {
                .name           = "dr344:green:sig2",
-               .gpio           = DR344_GPIO_LED_SIG2,
+               .gpio           = DR34X_GPIO_LED_SIG2,
                .active_low     = 1,
        },
        {
                .name           = "dr344:green:sig3",
-               .gpio           = DR344_GPIO_LED_SIG3,
+               .gpio           = DR34X_GPIO_LED_SIG3,
                .active_low     = 1,
        },
        {
                .name           = "dr344:green:sig4",
-               .gpio           = DR344_GPIO_LED_SIG4,
+               .gpio           = DR34X_GPIO_LED_SIG4,
                .active_low     = 1,
        }
 };
 
-static struct gpio_keys_button dr344_gpio_keys[] __initdata = {
+static struct gpio_keys_button dr34x_gpio_keys[] __initdata = {
        {
                .desc           = "reset",
                .type           = EV_KEY,
                .code           = KEY_RESTART,
                .debounce_interval = DR344_KEYS_DEBOUNCE_INTERVAL,
-               .gpio           = DR344_GPIO_BTN_RESET,
+               .gpio           = DR34X_GPIO_BTN_RESET,
                .active_low     = 1,
        },
 };
 
-static struct at803x_platform_data dr344_at803x_data = {
+static struct at803x_platform_data dr34x_at803x_data = {
        .disable_smarteee = 1,
        .enable_rgmii_rx_delay = 1,
        .enable_rgmii_tx_delay = 1,
 };
 
-static struct mdio_board_info dr344_mdio0_info[] = {
+static struct mdio_board_info dr34x_mdio0_info[] = {
        {
                .bus_id = "ag71xx-mdio.0",
                .phy_addr = 0,
-               .platform_data = &dr344_at803x_data,
+               .platform_data = &dr34x_at803x_data,
        },
 };
 
-static void __init dr344_setup(void)
+static void __init dr34x_setup(void)
 {
        u8 *art = (u8 *) KSEG1ADDR(0x1fff0000);
        u8 *mac = (u8 *) KSEG1ADDR(0x1f03f810);
 
        ath79_register_m25p80(NULL);
 
-       ath79_gpio_direction_select(DR344_GPIO_LED_STATUS, true);
-       gpio_set_value(DR344_GPIO_LED_STATUS, 1);
-       ath79_gpio_output_select(DR344_GPIO_LED_STATUS, 0);
-
-       ath79_gpio_direction_select(DR344_GPIO_LED_LAN, true);
-       gpio_set_value(DR344_GPIO_LED_LAN, 1);
-       ath79_gpio_output_select(DR344_GPIO_LED_LAN, 0);
+       ath79_gpio_direction_select(DR34X_GPIO_LED_STATUS, true);
+       gpio_set_value(DR34X_GPIO_LED_STATUS, 1);
+       ath79_gpio_output_select(DR34X_GPIO_LED_STATUS, 0);
 
-       ath79_register_leds_gpio(-1, ARRAY_SIZE(dr344_leds_gpio),
-                                dr344_leds_gpio);
        ath79_register_gpio_keys_polled(-1, DR344_KEYS_POLL_INTERVAL,
-                                       ARRAY_SIZE(dr344_gpio_keys),
-                                       dr344_gpio_keys);
+                                       ARRAY_SIZE(dr34x_gpio_keys),
+                                       dr34x_gpio_keys);
 
        ath79_register_usb();
 
-       ath79_wmac_set_ext_lna_gpio(0, DR344_GPIO_EXTERNAL_LNA0);
-
-       ath79_wmac_set_ext_lna_gpio(1, DR344_GPIO_EXTERNAL_LNA1);
-
-       ath79_register_wmac(art + DR344_WMAC_CALDATA_OFFSET, NULL);
+       ath79_register_wmac(art + DR34X_WMAC_CALDATA_OFFSET, NULL);
 
        ath79_register_pci();
 
-       mdiobus_register_board_info(dr344_mdio0_info,
-                                       ARRAY_SIZE(dr344_mdio0_info));
+       mdiobus_register_board_info(dr34x_mdio0_info,
+                                   ARRAY_SIZE(dr34x_mdio0_info));
 
-       ath79_register_mdio(1, 0x0);
        ath79_register_mdio(0, 0x0);
 
-       ath79_init_mac(ath79_eth0_data.mac_addr, mac + DR344_MAC0_OFFSET, 0);
-       ath79_init_mac(ath79_eth1_data.mac_addr, mac + DR344_MAC1_OFFSET, 0);
-
        ath79_setup_ar934x_eth_cfg(AR934X_ETH_CFG_RGMII_GMAC0 |
                                   AR934X_ETH_CFG_SW_ONLY_MODE);
 
@@ -167,13 +181,44 @@ static void __init dr344_setup(void)
        ath79_eth0_pll_data.pll_100 = 0x0101;
        ath79_eth0_pll_data.pll_10 = 0x1313;
 
+       ath79_init_mac(ath79_eth0_data.mac_addr, mac + DR34X_MAC0_OFFSET, 0);
+       ath79_register_eth(0);
+}
+
+static void __init dr342_setup(void)
+{
+       dr34x_setup();
+
+       ath79_register_leds_gpio(-1, ARRAY_SIZE(dr342_leds_gpio),
+                                dr342_leds_gpio);
+}
+
+static void __init dr344_setup(void)
+{
+       u8 *mac = (u8 *) KSEG1ADDR(0x1f03f810);
+
+       dr34x_setup();
+
+       ath79_gpio_direction_select(DR344_GPIO_LED_LAN, true);
+       gpio_set_value(DR344_GPIO_LED_LAN, 1);
+       ath79_gpio_output_select(DR344_GPIO_LED_LAN, 0);
+
+       ath79_register_leds_gpio(-1, ARRAY_SIZE(dr344_leds_gpio),
+                                dr344_leds_gpio);
+
+       ath79_wmac_set_ext_lna_gpio(0, DR344_GPIO_EXTERNAL_LNA0);
+       ath79_wmac_set_ext_lna_gpio(1, DR344_GPIO_EXTERNAL_LNA1);
+
+       ath79_register_mdio(1, 0x0);
+
        /* GMAC1 is connected to the internal switch */
        ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_GMII;
        ath79_eth1_data.speed = SPEED_1000;
        ath79_eth1_data.duplex = DUPLEX_FULL;
 
-       ath79_register_eth(0);
+       ath79_init_mac(ath79_eth1_data.mac_addr, mac + DR34X_MAC1_OFFSET, 0);
        ath79_register_eth(1);
 }
 
+MIPS_MACHINE(ATH79_MACH_DR342, "DR342", "Wallys DR342", dr342_setup);
 MIPS_MACHINE(ATH79_MACH_DR344, "DR344", "Wallys DR344", dr344_setup);
index 01472b679f32f2c604ee8e70e1a5c4c35e9b128a..ce878b291b4b084d92aeb151471f03d4727b82dd 100644 (file)
@@ -92,6 +92,7 @@ enum ath79_mach_type {
        ATH79_MACH_DLAN_PRO_1200_AC,            /* devolo dLAN pro 1200+ WiFi ac*/
        ATH79_MACH_DLAN_PRO_500_WP,             /* devolo dLAN pro 500 Wireless+ */
        ATH79_MACH_DOMYWIFI_DW33D,              /* DomyWifi DW33D */
+       ATH79_MACH_DR342,                       /* Wallys DR342 */
        ATH79_MACH_DR344,                       /* Wallys DR344 */
        ATH79_MACH_DR531,                       /* Wallys DR531 */
        ATH79_MACH_DRAGINO2,                    /* Dragino Version 2 */
index 3c5fcc3f3cfe759fcc415e1d003c102ac0a3721e..eb6d6e534236235155d45c25586a7b205e6eb28d 100644 (file)
@@ -349,6 +349,15 @@ define Device/mr16
 endef
 TARGET_DEVICES += mr12 mr16
 
+define Device/dr342
+  DEVICE_TITLE := Wallys DR342
+  DEVICE_PACKAGES := kmod-usb-core kmod-usb2 -swconfig
+  BOARDNAME := DR342
+  IMAGE_SIZE := 16000k
+  MTDPARTS := spi0.0:192k(u-boot)ro,64k(u-boot-env),64k(partition-table)ro,16000k(firmware),64k(art)ro
+endef
+TARGET_DEVICES += dr342
+
 define Device/dr344
   DEVICE_TITLE := Wallys DR344
   BOARDNAME := DR344
index 42f9882bb290647858b56c091eb8014faea99ae9..942f625469e85f1d9d85090ddbbf49cf37dce134 100644 (file)
@@ -59,6 +59,7 @@
 # CONFIG_ATH79_MACH_DLAN_HOTSPOT is not set
 # CONFIG_ATH79_MACH_DLAN_PRO_1200_AC is not set
 # CONFIG_ATH79_MACH_DLAN_PRO_500_WP is not set
+# CONFIG_ATH79_MACH_DR342 is not set
 # CONFIG_ATH79_MACH_DR344 is not set
 # CONFIG_ATH79_MACH_DR531 is not set
 # CONFIG_ATH79_MACH_DRAGINO2 is not set
index 340d64cab9a0d8950d50bcaeb7b18a45ca422697..c1dd3dcbe5a7510a0e8259e22146b8046d8cf2d3 100644 (file)
@@ -60,6 +60,7 @@ CONFIG_ATH79_MACH_C60=y
 # CONFIG_ATH79_MACH_DLAN_PRO_1200_AC is not set
 # CONFIG_ATH79_MACH_DLAN_PRO_500_WP is not set
 CONFIG_ATH79_MACH_DOMYWIFI_DW33D=y
+# CONFIG_ATH79_MACH_DR342 is not set
 # CONFIG_ATH79_MACH_DR344 is not set
 # CONFIG_ATH79_MACH_DR531 is not set
 # CONFIG_ATH79_MACH_DRAGINO2 is not set