ramips: fix spurious IRQ7 events when using perf on 4.14
authorFelix Fietkau <nbd@nbd.name>
Tue, 27 Feb 2018 14:09:43 +0000 (15:09 +0100)
committerFelix Fietkau <nbd@nbd.name>
Tue, 27 Feb 2018 16:30:33 +0000 (17:30 +0100)
Upstream handling of MIPS CPU IRQs is rather hackish and the interrupts
are being enabled unconditionally in various places because of legacy
code.
Performance counter events are routed both through the GIC and through
legacy CPU IRQ7 events, causing spurious interrupts.

Fix this by disabling IRQ7 when trying to access the performance counter
IRQ.

Signed-off-by: Felix Fietkau <nbd@nbd.name>
target/linux/ramips/patches-4.14/110-mt7621-perfctr-fix.patch [new file with mode: 0644]

diff --git a/target/linux/ramips/patches-4.14/110-mt7621-perfctr-fix.patch b/target/linux/ramips/patches-4.14/110-mt7621-perfctr-fix.patch
new file mode 100644 (file)
index 0000000..4c40e65
--- /dev/null
@@ -0,0 +1,15 @@
+--- a/arch/mips/ralink/irq-gic.c
++++ b/arch/mips/ralink/irq-gic.c
+@@ -15,6 +15,12 @@
+ int get_c0_perfcount_int(void)
+ {
++      /*
++       * Performance counter events are routed through GIC.
++       * Prevent them from firing on CPU IRQ7 as well
++       */
++      clear_c0_status(IE_SW0 << 7);
++
+       return gic_get_c0_perfcount_int();
+ }
+ EXPORT_SYMBOL_GPL(get_c0_perfcount_int);