ath79: add new ar934x spi driver
[openwrt/openwrt.git] / target / linux / ath79 / dts / ar934x.dtsi
1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2
3 #include <dt-bindings/clock/ath79-clk.h>
4
5 #include "ath79.dtsi"
6
7 / {
8 compatible = "qca,ar9340";
9
10 #address-cells = <1>;
11 #size-cells = <1>;
12
13 chosen {
14 bootargs = "console=ttyS0,115200";
15 };
16
17 cpus {
18 #address-cells = <1>;
19 #size-cells = <0>;
20
21 cpu@0 {
22 device_type = "cpu";
23 compatible = "mips,mips74Kc";
24 clocks = <&pll ATH79_CLK_CPU>;
25 reg = <0>;
26 };
27 };
28
29 clocks {
30 #address-cells = <1>;
31 #size-cells = <1>;
32 ranges;
33
34 ref: ref {
35 #clock-cells = <0>;
36 compatible = "fixed-clock";
37 clock-output-names = "ref";
38 };
39 };
40
41 ahb: ahb {
42 compatible = "simple-bus";
43 ranges;
44
45 #address-cells = <1>;
46 #size-cells = <1>;
47
48 apb: apb {
49 compatible = "simple-bus";
50 ranges;
51
52 #address-cells = <1>;
53 #size-cells = <1>;
54
55 ddr_ctrl: memory-controller@18000000 {
56 compatible = "qca,ar9340-ddr-controller",
57 "qca,ar7240-ddr-controller";
58 reg = <0x18000000 0x12c>;
59
60 #qca,ddr-wb-channel-cells = <1>;
61 };
62
63 uart: uart@18020000 {
64 compatible = "ns16550a";
65 reg = <0x18020000 0x2c>;
66
67 interrupts = <3>;
68
69 clocks = <&pll ATH79_CLK_REF>;
70 clock-names = "uart";
71
72 reg-io-width = <4>;
73 reg-shift = <2>;
74 no-loopback-test;
75
76 status = "disabled";
77 };
78
79 gpio: gpio@18040000 {
80 compatible = "qca,ar9340-gpio";
81 reg = <0x18040000 0x2c>;
82
83 interrupts = <2>;
84 ngpios = <23>;
85
86 gpio-controller;
87 #gpio-cells = <2>;
88
89 interrupt-controller;
90 #interrupt-cells = <2>;
91 };
92
93 pinmux: pinmux@1804002c {
94 compatible = "pinctrl-single";
95
96 reg = <0x1804002c 0x44>;
97
98 #size-cells = <0>;
99
100 pinctrl-single,bit-per-mux;
101 pinctrl-single,register-width = <32>;
102 pinctrl-single,function-mask = <0x1>;
103 #pinctrl-cells = <2>;
104
105 jtag_disable_pins: pinmux_jtag_disable_pins {
106 pinctrl-single,bits = <0x40 0x2 0x2>;
107 };
108 };
109
110 pll: pll-controller@18050000 {
111 compatible = "qca,ar9340-pll", "syscon";
112 reg = <0x18050000 0x4c>;
113
114 #clock-cells = <1>;
115 clocks = <&ref>;
116 clock-names = "ref";
117 clock-output-names = "cpu", "ddr", "ahb";
118 };
119
120 wdt: wdt@18060008 {
121 compatible = "qca,ar9340-wdt", "qca,ar7130-wdt";
122 reg = <0x18060008 0x8>;
123
124 interrupts = <4>;
125
126 clocks = <&pll ATH79_CLK_AHB>;
127 clock-names = "wdt";
128 };
129
130 rst: reset-controller@1806001c {
131 compatible = "qca,ar9340-reset", "qca,ar7100-reset";
132 reg = <0x1806001c 0x4>;
133
134 #reset-cells = <1>;
135 };
136 };
137
138 nand: nand@1b000200 {
139 compatible = "qca,ar934x-nand";
140 reg = <0x1b000200 0xb8>;
141
142 interrupts = <21>;
143 interrupt-parent = <&miscintc>;
144
145 resets = <&rst 14>;
146 reset-names = "nand";
147
148 nand-ecc-mode = "hw";
149
150 #address-cells = <1>;
151 #size-cells = <0>;
152
153 status = "disabled";
154 };
155
156 gmac: gmac@18070000 {
157 compatible = "qca,ar9340-gmac";
158 reg = <0x18070000 0x14>;
159 };
160
161 wmac: wmac@18100000 {
162 compatible = "qca,ar9340-wmac";
163 reg = <0x18100000 0x20000>;
164
165 status = "disabled";
166 };
167
168 usb: usb@1b000000 {
169 compatible = "generic-ehci";
170 reg = <0x1b000000 0x1d8>;
171
172 interrupts = <3>;
173 resets = <&rst 5>;
174 reset-names = "usb-host";
175
176 has-transaction-translator;
177 caps-offset = <0x100>;
178
179 phy-names = "usb-phy";
180 phys = <&usb_phy>;
181
182 status = "disabled";
183 };
184
185 spi: spi@1f000000 {
186 compatible = "qca,ar934x-spi";
187 reg = <0x1f000000 0x1c>;
188
189 clocks = <&pll ATH79_CLK_AHB>;
190
191 #address-cells = <1>;
192 #size-cells = <0>;
193
194 status = "disabled";
195 };
196 };
197
198 usb_phy: usb-phy {
199 compatible = "qca,ar9340-usb-phy", "qca,ar7200-usb-phy";
200
201 reset-names = "usb-phy-analog", "usb-phy", "usb-suspend-override";
202 resets = <&rst 11>, <&rst 4>, <&rst 3>;
203
204 #phy-cells = <0>;
205
206 status = "disabled";
207 };
208 };
209
210 &mdio0 {
211 compatible = "qca,ar9340-mdio";
212 };
213
214 &eth0 {
215 compatible = "qca,ar9340-eth", "syscon";
216
217 pll-data = <0x16000000 0x00000101 0x00001616>;
218 pll-reg = <0x4 0x2c 17>;
219 pll-handle = <&pll>;
220 resets = <&rst 9>, <&rst 22>;
221 reset-names = "mac", "mdio";
222 };
223
224 &mdio1 {
225 status = "okay";
226
227 compatible = "qca,ar9340-mdio";
228 resets = <&rst 23>;
229 reset-names = "mdio";
230 builtin-switch;
231
232 builtin_switch: switch0@1f {
233 compatible = "qca,ar8229";
234
235 reg = <0x1f>;
236 resets = <&rst 8>;
237 reset-names = "switch";
238 phy-mode = "gmii";
239 qca,mib-poll-interval = <500>;
240 qca,phy4-mii-enable;
241
242 mdio-bus {
243 #address-cells = <1>;
244 #size-cells = <0>;
245
246 swphy0: ethernet-phy@0 {
247 reg = <0>;
248 phy-mode = "mii";
249 };
250
251 swphy4: ethernet-phy@4 {
252 reg = <4>;
253 phy-mode = "mii";
254 };
255 };
256 };
257 };
258
259 &eth1 {
260 compatible = "qca,ar9340-eth", "syscon";
261
262 resets = <&rst 13>;
263 reset-names = "mac";
264 phy-mode = "gmii";
265
266 fixed-link {
267 speed = <1000>;
268 full-duplex;
269 };
270 };