generic/4.4: remove ISSI SI25CD512 SPI flash support patch
[openwrt/openwrt.git] / target / linux / mediatek / patches / 0028-pwm-add-Mediatek-display-PWM-driver-support.patch
1 From 77e664940f6daa86965d16a2047188519341a31a Mon Sep 17 00:00:00 2001
2 From: YH Huang <yh.huang@mediatek.com>
3 Date: Mon, 11 May 2015 17:26:22 +0800
4 Subject: [PATCH 28/76] pwm: add Mediatek display PWM driver support
5
6 Add display PWM driver support to modify backlight for MT8173/MT6595.
7
8 Signed-off-by: YH Huang <yh.huang@mediatek.com>
9 ---
10 drivers/pwm/Kconfig | 9 ++
11 drivers/pwm/Makefile | 1 +
12 drivers/pwm/pwm-disp-mediatek.c | 225 +++++++++++++++++++++++++++++++++++++++
13 3 files changed, 235 insertions(+)
14 create mode 100644 drivers/pwm/pwm-disp-mediatek.c
15
16 --- a/drivers/pwm/Kconfig
17 +++ b/drivers/pwm/Kconfig
18 @@ -111,6 +111,15 @@ config PWM_CLPS711X
19 To compile this driver as a module, choose M here: the module
20 will be called pwm-clps711x.
21
22 +config PWM_DISP_MEDIATEK
23 + tristate "MEDIATEK display PWM driver"
24 + depends on OF
25 + help
26 + Generic PWM framework driver for mediatek disp-pwm device.
27 +
28 + To compile this driver as a module, choose M here: the module
29 + will be called pwm-disp-mediatek.
30 +
31 config PWM_EP93XX
32 tristate "Cirrus Logic EP93xx PWM support"
33 depends on ARCH_EP93XX
34 --- a/drivers/pwm/Makefile
35 +++ b/drivers/pwm/Makefile
36 @@ -8,6 +8,7 @@ obj-$(CONFIG_PWM_BCM_KONA) += pwm-bcm-ko
37 obj-$(CONFIG_PWM_BCM2835) += pwm-bcm2835.o
38 obj-$(CONFIG_PWM_BFIN) += pwm-bfin.o
39 obj-$(CONFIG_PWM_CLPS711X) += pwm-clps711x.o
40 +obj-$(CONFIG_PWM_DISP_MEDIATEK) += pwm-disp-mediatek.o
41 obj-$(CONFIG_PWM_EP93XX) += pwm-ep93xx.o
42 obj-$(CONFIG_PWM_FSL_FTM) += pwm-fsl-ftm.o
43 obj-$(CONFIG_PWM_IMG) += pwm-img.o
44 --- /dev/null
45 +++ b/drivers/pwm/pwm-disp-mediatek.c
46 @@ -0,0 +1,225 @@
47 +/*
48 + * Mediatek display pulse-width-modulation controller driver.
49 + * Copyright (c) 2015 MediaTek Inc.
50 + * Author: YH Huang <yh.huang@mediatek.com>
51 + *
52 + * This program is free software; you can redistribute it and/or modify
53 + * it under the terms of the GNU General Public License version 2 as
54 + * published by the Free Software Foundation.
55 + *
56 + * This program is distributed in the hope that it will be useful,
57 + * but WITHOUT ANY WARRANTY; without even the implied warranty of
58 + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
59 + * GNU General Public License for more details.
60 + */
61 +
62 +#include <linux/clk.h>
63 +#include <linux/err.h>
64 +#include <linux/io.h>
65 +#include <linux/module.h>
66 +#include <linux/of.h>
67 +#include <linux/pwm.h>
68 +#include <linux/platform_device.h>
69 +#include <linux/slab.h>
70 +
71 +#define DISP_PWM_EN_OFF (0x0)
72 +#define PWM_ENABLE_SHIFT (0x0)
73 +#define PWM_ENABLE_MASK (0x1 << PWM_ENABLE_SHIFT)
74 +
75 +#define DISP_PWM_COMMIT_OFF (0x08)
76 +#define PWM_COMMIT_SHIFT (0x0)
77 +#define PWM_COMMIT_MASK (0x1 << PWM_COMMIT_SHIFT)
78 +
79 +#define DISP_PWM_CON_0_OFF (0x10)
80 +#define PWM_CLKDIV_SHIFT (0x10)
81 +#define PWM_CLKDIV_MASK (0x3ff << PWM_CLKDIV_SHIFT)
82 +#define PWM_CLKDIV_MAX (0x000003ff)
83 +
84 +#define DISP_PWM_CON_1_OFF (0x14)
85 +#define PWM_PERIOD_SHIFT (0x0)
86 +#define PWM_PERIOD_MASK (0xfff << PWM_PERIOD_SHIFT)
87 +#define PWM_PERIOD_MAX (0x00000fff)
88 +/* Shift log2(PWM_PERIOD_MAX + 1) as divisor */
89 +#define PWM_PERIOD_BIT_SHIFT 12
90 +
91 +#define PWM_HIGH_WIDTH_SHIFT (0x10)
92 +#define PWM_HIGH_WIDTH_MASK (0x1fff << PWM_HIGH_WIDTH_SHIFT)
93 +
94 +#define NUM_PWM 1
95 +
96 +struct mtk_disp_pwm_chip {
97 + struct pwm_chip chip;
98 + struct device *dev;
99 + struct clk *clk_main;
100 + struct clk *clk_mm;
101 + void __iomem *mmio_base;
102 +};
103 +
104 +static void mtk_disp_pwm_setting(void __iomem *address, u32 value, u32 mask)
105 +{
106 + u32 val;
107 +
108 + val = readl(address);
109 + val &= ~mask;
110 + val |= value;
111 + writel(val, address);
112 +}
113 +
114 +static int mtk_disp_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
115 + int duty_ns, int period_ns)
116 +{
117 + struct mtk_disp_pwm_chip *mpc;
118 + u64 div, rate;
119 + u32 clk_div, period, high_width, rem;
120 +
121 + /*
122 + * Find period, high_width and clk_div to suit duty_ns and period_ns.
123 + * Calculate proper div value to keep period value in the bound.
124 + *
125 + * period_ns = 10^9 * (clk_div + 1) * (period +1) / PWM_CLK_RATE
126 + * duty_ns = 10^9 * (clk_div + 1) * (high_width + 1) / PWM_CLK_RATE
127 + *
128 + * period = (PWM_CLK_RATE * period_ns) / (10^9 * (clk_div + 1)) - 1
129 + * high_width = (PWM_CLK_RATE * duty_ns) / (10^9 * (clk_div + 1)) - 1
130 + */
131 + mpc = container_of(chip, struct mtk_disp_pwm_chip, chip);
132 + rate = clk_get_rate(mpc->clk_main);
133 + clk_div = div_u64_rem(rate * period_ns, NSEC_PER_SEC, &rem) >>
134 + PWM_PERIOD_BIT_SHIFT;
135 + if (clk_div > PWM_CLKDIV_MAX)
136 + return -EINVAL;
137 +
138 + div = clk_div + 1;
139 + period = div64_u64(rate * period_ns, NSEC_PER_SEC * div);
140 + if (period > 0)
141 + period--;
142 + high_width = div64_u64(rate * duty_ns, NSEC_PER_SEC * div);
143 + if (high_width > 0)
144 + high_width--;
145 +
146 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_CON_0_OFF,
147 + clk_div << PWM_CLKDIV_SHIFT, PWM_CLKDIV_MASK);
148 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_CON_1_OFF,
149 + (period << PWM_PERIOD_SHIFT) |
150 + (high_width << PWM_HIGH_WIDTH_SHIFT),
151 + PWM_PERIOD_MASK | PWM_HIGH_WIDTH_MASK);
152 +
153 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_COMMIT_OFF,
154 + 1 << PWM_COMMIT_SHIFT, PWM_COMMIT_MASK);
155 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_COMMIT_OFF,
156 + 0 << PWM_COMMIT_SHIFT, PWM_COMMIT_MASK);
157 +
158 + return 0;
159 +}
160 +
161 +static int mtk_disp_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
162 +{
163 + struct mtk_disp_pwm_chip *mpc;
164 +
165 + mpc = container_of(chip, struct mtk_disp_pwm_chip, chip);
166 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_EN_OFF,
167 + 1 << PWM_ENABLE_SHIFT, PWM_ENABLE_MASK);
168 +
169 + return 0;
170 +}
171 +
172 +static void mtk_disp_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
173 +{
174 + struct mtk_disp_pwm_chip *mpc;
175 +
176 + mpc = container_of(chip, struct mtk_disp_pwm_chip, chip);
177 + mtk_disp_pwm_setting(mpc->mmio_base + DISP_PWM_EN_OFF,
178 + 0 << PWM_ENABLE_SHIFT, PWM_ENABLE_MASK);
179 +}
180 +
181 +static const struct pwm_ops mtk_disp_pwm_ops = {
182 + .config = mtk_disp_pwm_config,
183 + .enable = mtk_disp_pwm_enable,
184 + .disable = mtk_disp_pwm_disable,
185 + .owner = THIS_MODULE,
186 +};
187 +
188 +static int mtk_disp_pwm_probe(struct platform_device *pdev)
189 +{
190 + struct mtk_disp_pwm_chip *pwm;
191 + struct resource *r;
192 + int ret;
193 +
194 + pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
195 + if (!pwm)
196 + return -ENOMEM;
197 +
198 + pwm->dev = &pdev->dev;
199 +
200 + r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
201 + pwm->mmio_base = devm_ioremap_resource(&pdev->dev, r);
202 + if (IS_ERR(pwm->mmio_base))
203 + return PTR_ERR(pwm->mmio_base);
204 +
205 + pwm->clk_main = devm_clk_get(&pdev->dev, "main");
206 + if (IS_ERR(pwm->clk_main))
207 + return PTR_ERR(pwm->clk_main);
208 + pwm->clk_mm = devm_clk_get(&pdev->dev, "mm");
209 + if (IS_ERR(pwm->clk_mm))
210 + return PTR_ERR(pwm->clk_mm);
211 +
212 + ret = clk_prepare_enable(pwm->clk_main);
213 + if (ret < 0)
214 + return ret;
215 + ret = clk_prepare_enable(pwm->clk_mm);
216 + if (ret < 0) {
217 + clk_disable_unprepare(pwm->clk_main);
218 + return ret;
219 + }
220 +
221 + platform_set_drvdata(pdev, pwm);
222 +
223 + pwm->chip.dev = &pdev->dev;
224 + pwm->chip.ops = &mtk_disp_pwm_ops;
225 + pwm->chip.base = -1;
226 + pwm->chip.npwm = NUM_PWM;
227 +
228 + ret = pwmchip_add(&pwm->chip);
229 + if (ret < 0) {
230 + dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
231 + return ret;
232 + }
233 +
234 + return 0;
235 +}
236 +
237 +static int mtk_disp_pwm_remove(struct platform_device *pdev)
238 +{
239 + struct mtk_disp_pwm_chip *pc = platform_get_drvdata(pdev);
240 +
241 + if (WARN_ON(!pc))
242 + return -ENODEV;
243 +
244 + clk_disable_unprepare(pc->clk_main);
245 + clk_disable_unprepare(pc->clk_mm);
246 +
247 + return pwmchip_remove(&pc->chip);
248 +}
249 +
250 +static const struct of_device_id mtk_disp_pwm_of_match[] = {
251 + { .compatible = "mediatek,mt6595-disp-pwm" },
252 + { }
253 +};
254 +
255 +MODULE_DEVICE_TABLE(of, mtk_disp_pwm_of_match);
256 +
257 +static struct platform_driver mtk_disp_pwm_driver = {
258 + .driver = {
259 + .name = "mediatek-disp-pwm",
260 + .owner = THIS_MODULE,
261 + .of_match_table = mtk_disp_pwm_of_match,
262 + },
263 + .probe = mtk_disp_pwm_probe,
264 + .remove = mtk_disp_pwm_remove,
265 +};
266 +
267 +module_platform_driver(mtk_disp_pwm_driver);
268 +
269 +MODULE_AUTHOR("YH Huang <yh.huang@mediatek.com>");
270 +MODULE_DESCRIPTION("MediaTek SoC display PWM driver");
271 +MODULE_LICENSE("GPL v2");